ClkManager.v 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175
  1. //////////////////////////////////////////////////////////////////////////////////
  2. // Company: TAIR
  3. // Engineer:
  4. //
  5. // Create Date: 10/30/2023 11:24:31 AM
  6. // Design Name:
  7. // Module Name: ClkManager
  8. // Project Name: S5443_V3_FPGA3
  9. // Target Devices: BOARD: BY5443v3. FPGA: xc7s25csga225-2
  10. // Tool Versions:
  11. // Description: This module is a clock distributor. Based on a setting it
  12. // multiplexing cloks that generated either from MMCM or from
  13. // a custom divider.
  14. //
  15. // Dependencies:
  16. //
  17. // Revision:
  18. // Revision 1.0 - File Created
  19. // Additional Comments:
  20. //
  21. //////////////////////////////////////////////////////////////////////////////////
  22. module ClkManager
  23. #(
  24. parameter SPI_NUM = 7,
  25. parameter STAGES = 3
  26. )
  27. (
  28. input Clk_i,
  29. input Rst_i,
  30. input Rst80_i,
  31. input [7:0] BaudRate0_i,
  32. input [7:0] BaudRate1_i,
  33. input [7:0] BaudRate2_i,
  34. input [7:0] BaudRate3_i,
  35. input [7:0] BaudRate4_i,
  36. input [7:0] BaudRate5_i,
  37. input [7:0] BaudRate6_i,
  38. output Clk80_o,
  39. output [SPI_NUM-1:0] SpiClk_o,
  40. output SubSystSyncRst_o
  41. );
  42. //================================================================================
  43. // REG/WIRE
  44. //================================================================================
  45. wire clk0out;
  46. wire clk1out;
  47. wire clk2out;
  48. wire clk3out;
  49. wire clk4out;
  50. wire clk5out;
  51. wire clk6out;
  52. wire locked;
  53. wire [SPI_NUM-1:0] clkOutMMCM;
  54. wire [SPI_NUM-1:0] clkMan;
  55. wire [0:2] clkNum [SPI_NUM-1:0];
  56. wire [0:3] clkDiv [SPI_NUM-1:0];
  57. wire [0:3] clkDivSync [SPI_NUM-1:0];
  58. wire [SPI_NUM-1:0] clkCh;
  59. wire [SPI_NUM-1:0] spiClk;
  60. //================================================================================
  61. // ASSIGNMENTS
  62. //===============================================================================
  63. assign clkNum[0] = BaudRate0_i[7:5];
  64. assign clkNum[1] = BaudRate1_i[7:5];
  65. assign clkNum[2] = BaudRate2_i[7:5];
  66. assign clkNum[3] = BaudRate3_i[7:5];
  67. assign clkNum[4] = BaudRate4_i[7:5];
  68. assign clkNum[5] = BaudRate5_i[7:5];
  69. assign clkNum[6] = BaudRate6_i[7:5];
  70. assign clkDiv[0] = BaudRate0_i[3:0];
  71. assign clkDiv[1] = BaudRate1_i[3:0];
  72. assign clkDiv[2] = BaudRate2_i[3:0];
  73. assign clkDiv[3] = BaudRate3_i[3:0];
  74. assign clkDiv[4] = BaudRate4_i[3:0];
  75. assign clkDiv[5] = BaudRate5_i[3:0];
  76. assign clkDiv[6] = BaudRate6_i[3:0];
  77. assign clkCh[0] = BaudRate0_i[4];
  78. assign clkCh[1] = BaudRate1_i[4];
  79. assign clkCh[2] = BaudRate2_i[4];
  80. assign clkCh[3] = BaudRate3_i[4];
  81. assign clkCh[4] = BaudRate4_i[4];
  82. assign clkCh[5] = BaudRate5_i[4];
  83. assign clkCh[6] = BaudRate6_i[4];
  84. assign SpiClk_o = spiClk;
  85. assign Clk100_o = clk0out;
  86. assign Clk80_o = clk1out;
  87. //================================================================================
  88. // LOCALPARAMS
  89. //================================================================================
  90. //================================================================================
  91. // CODING
  92. //================================================================================
  93. genvar i;
  94. generate
  95. for (i = 0; i < SPI_NUM; i = i + 1) begin : ClkGen
  96. ClkDivider ClkDivider (
  97. .Clk_i (clk1out),
  98. .ClkDiv_i (clkDivSync[i]),
  99. .Rst_i (Rst80_i),
  100. .Clk_o (clkMan[i])
  101. );
  102. CmdSync #(
  103. .WIDTH (4),
  104. .STAGES (STAGES)
  105. ) CmdSync (
  106. .ClkFast_i (Clk_i),
  107. .ClkSlow_i (clk1out),
  108. .ClkDiv_i (clkDiv[i]),
  109. .ClkDiv_o (clkDivSync[i])
  110. );
  111. MmcmClkMux MmcmClkMux (
  112. .Rst_i (Rst_i),
  113. .clkNum (clkNum[i]),
  114. .Clk0_i (clk0out),
  115. .Clk1_i (clk1out),
  116. .Clk2_i (clk2out),
  117. .Clk3_i (clk3out),
  118. .Clk4_i (clk4out),
  119. .Clk5_i (clk5out),
  120. .Clk6_i (clk6out),
  121. .ClkOutMMCM_o (clkOutMMCM[i])
  122. );
  123. SpiClkMux SpiClkMux (
  124. .Rst_i (Rst_i),
  125. .clkCh (clkCh[i]),
  126. .clkOutMMCM (clkOutMMCM[i]),
  127. .clkMan (clkMan[i]),
  128. .SpiClk_o (spiClk[i])
  129. );
  130. end
  131. endgenerate
  132. MMCM MMCM
  133. (
  134. // Clock out ports
  135. .clk_out1(clk0out), //100 MHz
  136. .clk_out2(clk1out), // 80 MHz
  137. .clk_out3(clk2out), // 70 MHz
  138. .clk_out4(clk3out), // 60MHz
  139. .clk_out5(clk4out), // 50MHz
  140. .clk_out6(clk5out), // 40MHz
  141. .clk_out7(clk6out), // 30MHz
  142. // Status and control signals
  143. .reset(Rst_i), // input reset
  144. .locked(locked), // output locked
  145. // Clock in ports
  146. .clk_in1(Clk_i) // input clk_in1
  147. );
  148. InitRst InitRst
  149. (
  150. .clk_i (clk6out),
  151. .signal_o (SubSystSyncRst_o)
  152. );
  153. endmodule