stm32l1xx_ll_bus.h 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119
  1. /**
  2. ******************************************************************************
  3. * @file stm32l1xx_ll_bus.h
  4. * @author MCD Application Team
  5. * @brief Header file of BUS LL module.
  6. @verbatim
  7. ##### RCC Limitations #####
  8. ==============================================================================
  9. [..]
  10. A delay between an RCC peripheral clock enable and the effective peripheral
  11. enabling should be taken into account in order to manage the peripheral read/write
  12. from/to registers.
  13. (+) This delay depends on the peripheral mapping.
  14. (++) AHB & APB peripherals, 1 dummy read is necessary
  15. [..]
  16. Workarounds:
  17. (#) For AHB & APB peripherals, a dummy read to the peripheral register has been
  18. inserted in each LL_{BUS}_GRP{x}_EnableClock() function.
  19. @endverbatim
  20. ******************************************************************************
  21. * @attention
  22. *
  23. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  24. *
  25. * Redistribution and use in source and binary forms, with or without modification,
  26. * are permitted provided that the following conditions are met:
  27. * 1. Redistributions of source code must retain the above copyright notice,
  28. * this list of conditions and the following disclaimer.
  29. * 2. Redistributions in binary form must reproduce the above copyright notice,
  30. * this list of conditions and the following disclaimer in the documentation
  31. * and/or other materials provided with the distribution.
  32. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  33. * may be used to endorse or promote products derived from this software
  34. * without specific prior written permission.
  35. *
  36. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  37. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  38. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  39. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  40. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  41. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  42. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  43. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  44. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  45. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  46. *
  47. ******************************************************************************
  48. */
  49. /* Define to prevent recursive inclusion -------------------------------------*/
  50. #ifndef __STM32L1xx_LL_BUS_H
  51. #define __STM32L1xx_LL_BUS_H
  52. #ifdef __cplusplus
  53. extern "C" {
  54. #endif
  55. /* Includes ------------------------------------------------------------------*/
  56. #include "stm32l1xx.h"
  57. /** @addtogroup STM32L1xx_LL_Driver
  58. * @{
  59. */
  60. #if defined(RCC)
  61. /** @defgroup BUS_LL BUS
  62. * @{
  63. */
  64. /* Private types -------------------------------------------------------------*/
  65. /* Private variables ---------------------------------------------------------*/
  66. /* Private constants ---------------------------------------------------------*/
  67. /* Private macros ------------------------------------------------------------*/
  68. /* Exported types ------------------------------------------------------------*/
  69. /* Exported constants --------------------------------------------------------*/
  70. /** @defgroup BUS_LL_Exported_Constants BUS Exported Constants
  71. * @{
  72. */
  73. /** @defgroup BUS_LL_EC_AHB1_GRP1_PERIPH AHB1 GRP1 PERIPH
  74. * @{
  75. */
  76. #define LL_AHB1_GRP1_PERIPH_ALL 0xFFFFFFFFU
  77. #define LL_AHB1_GRP1_PERIPH_GPIOA RCC_AHBENR_GPIOAEN
  78. #define LL_AHB1_GRP1_PERIPH_GPIOB RCC_AHBENR_GPIOBEN
  79. #define LL_AHB1_GRP1_PERIPH_GPIOC RCC_AHBENR_GPIOCEN
  80. #define LL_AHB1_GRP1_PERIPH_GPIOD RCC_AHBENR_GPIODEN
  81. #if defined(GPIOE)
  82. #define LL_AHB1_GRP1_PERIPH_GPIOE RCC_AHBENR_GPIOEEN
  83. #endif/*GPIOE*/
  84. #define LL_AHB1_GRP1_PERIPH_GPIOH RCC_AHBENR_GPIOHEN
  85. #if defined(GPIOF)
  86. #define LL_AHB1_GRP1_PERIPH_GPIOF RCC_AHBENR_GPIOFEN
  87. #endif/*GPIOF*/
  88. #if defined(GPIOG)
  89. #define LL_AHB1_GRP1_PERIPH_GPIOG RCC_AHBENR_GPIOGEN
  90. #endif/*GPIOG*/
  91. #define LL_AHB1_GRP1_PERIPH_SRAM RCC_AHBLPENR_SRAMLPEN
  92. #define LL_AHB1_GRP1_PERIPH_CRC RCC_AHBENR_CRCEN
  93. #define LL_AHB1_GRP1_PERIPH_FLASH RCC_AHBENR_FLITFEN
  94. #define LL_AHB1_GRP1_PERIPH_DMA1 RCC_AHBENR_DMA1EN
  95. #if defined(DMA2)
  96. #define LL_AHB1_GRP1_PERIPH_DMA2 RCC_AHBENR_DMA2EN
  97. #endif/*DMA2*/
  98. #if defined(AES)
  99. #define LL_AHB1_GRP1_PERIPH_CRYP RCC_AHBENR_AESEN
  100. #endif/*AES*/
  101. #if defined(FSMC_Bank1)
  102. #define LL_AHB1_GRP1_PERIPH_FSMC RCC_AHBENR_FSMCEN
  103. #endif/*FSMC_Bank1*/
  104. /**
  105. * @}
  106. */
  107. /** @defgroup BUS_LL_EC_APB1_GRP1_PERIPH APB1 GRP1 PERIPH
  108. * @{
  109. */
  110. #define LL_APB1_GRP1_PERIPH_ALL 0xFFFFFFFFU
  111. #define LL_APB1_GRP1_PERIPH_TIM2 RCC_APB1ENR_TIM2EN
  112. #define LL_APB1_GRP1_PERIPH_TIM3 RCC_APB1ENR_TIM3EN
  113. #define LL_APB1_GRP1_PERIPH_TIM4 RCC_APB1ENR_TIM4EN
  114. #if defined(TIM5)
  115. #define LL_APB1_GRP1_PERIPH_TIM5 RCC_APB1ENR_TIM5EN
  116. #endif /*TIM5*/
  117. #define LL_APB1_GRP1_PERIPH_TIM6 RCC_APB1ENR_TIM6EN
  118. #define LL_APB1_GRP1_PERIPH_TIM7 RCC_APB1ENR_TIM7EN
  119. #if defined(LCD)
  120. #define LL_APB1_GRP1_PERIPH_LCD RCC_APB1ENR_LCDEN
  121. #endif /*LCD*/
  122. #define LL_APB1_GRP1_PERIPH_WWDG RCC_APB1ENR_WWDGEN
  123. #define LL_APB1_GRP1_PERIPH_SPI2 RCC_APB1ENR_SPI2EN
  124. #if defined(SPI3)
  125. #define LL_APB1_GRP1_PERIPH_SPI3 RCC_APB1ENR_SPI3EN
  126. #endif /*SPI3*/
  127. #define LL_APB1_GRP1_PERIPH_USART2 RCC_APB1ENR_USART2EN
  128. #define LL_APB1_GRP1_PERIPH_USART3 RCC_APB1ENR_USART3EN
  129. #if defined(UART4)
  130. #define LL_APB1_GRP1_PERIPH_UART4 RCC_APB1ENR_UART4EN
  131. #endif /*UART4*/
  132. #if defined(UART5)
  133. #define LL_APB1_GRP1_PERIPH_UART5 RCC_APB1ENR_UART5EN
  134. #endif /*UART5*/
  135. #define LL_APB1_GRP1_PERIPH_I2C1 RCC_APB1ENR_I2C1EN
  136. #define LL_APB1_GRP1_PERIPH_I2C2 RCC_APB1ENR_I2C2EN
  137. #define LL_APB1_GRP1_PERIPH_USB RCC_APB1ENR_USBEN
  138. #define LL_APB1_GRP1_PERIPH_PWR RCC_APB1ENR_PWREN
  139. #define LL_APB1_GRP1_PERIPH_DAC1 RCC_APB1ENR_DACEN
  140. #define LL_APB1_GRP1_PERIPH_COMP RCC_APB1ENR_COMPEN
  141. #if defined(OPAMP)
  142. /* Note: Peripherals COMP and OPAMP share the same clock domain */
  143. #define LL_APB1_GRP1_PERIPH_OPAMP LL_APB1_GRP1_PERIPH_COMP
  144. #endif
  145. /**
  146. * @}
  147. */
  148. /** @defgroup BUS_LL_EC_APB2_GRP1_PERIPH APB2 GRP1 PERIPH
  149. * @{
  150. */
  151. #define LL_APB2_GRP1_PERIPH_ALL 0xFFFFFFFFU
  152. #define LL_APB2_GRP1_PERIPH_SYSCFG RCC_APB2ENR_SYSCFGEN
  153. #define LL_APB2_GRP1_PERIPH_TIM9 RCC_APB2ENR_TIM9EN
  154. #define LL_APB2_GRP1_PERIPH_TIM10 RCC_APB2ENR_TIM10EN
  155. #define LL_APB2_GRP1_PERIPH_TIM11 RCC_APB2ENR_TIM11EN
  156. #define LL_APB2_GRP1_PERIPH_ADC1 RCC_APB2ENR_ADC1EN
  157. #if defined(SDIO)
  158. #define LL_APB2_GRP1_PERIPH_SDIO RCC_APB2ENR_SDIOEN
  159. #endif /*SDIO*/
  160. #define LL_APB2_GRP1_PERIPH_SPI1 RCC_APB2ENR_SPI1EN
  161. #define LL_APB2_GRP1_PERIPH_USART1 RCC_APB2ENR_USART1EN
  162. /**
  163. * @}
  164. */
  165. /**
  166. * @}
  167. */
  168. /* Exported macro ------------------------------------------------------------*/
  169. /* Exported functions --------------------------------------------------------*/
  170. /** @defgroup BUS_LL_Exported_Functions BUS Exported Functions
  171. * @{
  172. */
  173. /** @defgroup BUS_LL_EF_AHB1 AHB1
  174. * @{
  175. */
  176. /**
  177. * @brief Enable AHB1 peripherals clock.
  178. * @rmtoll AHBENR GPIOAEN LL_AHB1_GRP1_EnableClock\n
  179. * AHBENR GPIOBEN LL_AHB1_GRP1_EnableClock\n
  180. * AHBENR GPIOCEN LL_AHB1_GRP1_EnableClock\n
  181. * AHBENR GPIODEN LL_AHB1_GRP1_EnableClock\n
  182. * AHBENR GPIOEEN LL_AHB1_GRP1_EnableClock\n
  183. * AHBENR GPIOHEN LL_AHB1_GRP1_EnableClock\n
  184. * AHBENR GPIOFEN LL_AHB1_GRP1_EnableClock\n
  185. * AHBENR GPIOGEN LL_AHB1_GRP1_EnableClock\n
  186. * AHBENR CRCEN LL_AHB1_GRP1_EnableClock\n
  187. * AHBENR FLITFEN LL_AHB1_GRP1_EnableClock\n
  188. * AHBENR DMA1EN LL_AHB1_GRP1_EnableClock\n
  189. * AHBENR DMA2EN LL_AHB1_GRP1_EnableClock\n
  190. * AHBENR AESEN LL_AHB1_GRP1_EnableClock\n
  191. * AHBENR FSMCEN LL_AHB1_GRP1_EnableClock
  192. * @param Periphs This parameter can be a combination of the following values:
  193. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOA
  194. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOB
  195. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOC
  196. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOD
  197. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOE (*)
  198. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOH
  199. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOF (*)
  200. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOG (*)
  201. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC
  202. * @arg @ref LL_AHB1_GRP1_PERIPH_FLASH
  203. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  204. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2 (*)
  205. * @arg @ref LL_AHB1_GRP1_PERIPH_CRYP (*)
  206. * @arg @ref LL_AHB1_GRP1_PERIPH_FSMC (*)
  207. *
  208. * (*) value not defined in all devices.
  209. * @retval None
  210. */
  211. __STATIC_INLINE void LL_AHB1_GRP1_EnableClock(uint32_t Periphs)
  212. {
  213. __IO uint32_t tmpreg;
  214. SET_BIT(RCC->AHBENR, Periphs);
  215. /* Delay after an RCC peripheral clock enabling */
  216. tmpreg = READ_BIT(RCC->AHBENR, Periphs);
  217. (void)tmpreg;
  218. }
  219. /**
  220. * @brief Check if AHB1 peripheral clock is enabled or not
  221. * @rmtoll AHBENR GPIOAEN LL_AHB1_GRP1_IsEnabledClock\n
  222. * AHBENR GPIOBEN LL_AHB1_GRP1_IsEnabledClock\n
  223. * AHBENR GPIOCEN LL_AHB1_GRP1_IsEnabledClock\n
  224. * AHBENR GPIODEN LL_AHB1_GRP1_IsEnabledClock\n
  225. * AHBENR GPIOEEN LL_AHB1_GRP1_IsEnabledClock\n
  226. * AHBENR GPIOHEN LL_AHB1_GRP1_IsEnabledClock\n
  227. * AHBENR GPIOFEN LL_AHB1_GRP1_IsEnabledClock\n
  228. * AHBENR GPIOGEN LL_AHB1_GRP1_IsEnabledClock\n
  229. * AHBENR CRCEN LL_AHB1_GRP1_IsEnabledClock\n
  230. * AHBENR FLITFEN LL_AHB1_GRP1_IsEnabledClock\n
  231. * AHBENR DMA1EN LL_AHB1_GRP1_IsEnabledClock\n
  232. * AHBENR DMA2EN LL_AHB1_GRP1_IsEnabledClock\n
  233. * AHBENR AESEN LL_AHB1_GRP1_IsEnabledClock\n
  234. * AHBENR FSMCEN LL_AHB1_GRP1_IsEnabledClock
  235. * @param Periphs This parameter can be a combination of the following values:
  236. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOA
  237. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOB
  238. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOC
  239. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOD
  240. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOE (*)
  241. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOH
  242. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOF (*)
  243. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOG (*)
  244. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC
  245. * @arg @ref LL_AHB1_GRP1_PERIPH_FLASH
  246. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  247. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2 (*)
  248. * @arg @ref LL_AHB1_GRP1_PERIPH_CRYP (*)
  249. * @arg @ref LL_AHB1_GRP1_PERIPH_FSMC (*)
  250. *
  251. * (*) value not defined in all devices.
  252. * @retval State of Periphs (1 or 0).
  253. */
  254. __STATIC_INLINE uint32_t LL_AHB1_GRP1_IsEnabledClock(uint32_t Periphs)
  255. {
  256. return (READ_BIT(RCC->AHBENR, Periphs) == Periphs);
  257. }
  258. /**
  259. * @brief Disable AHB1 peripherals clock.
  260. * @rmtoll AHBENR GPIOAEN LL_AHB1_GRP1_DisableClock\n
  261. * AHBENR GPIOBEN LL_AHB1_GRP1_DisableClock\n
  262. * AHBENR GPIOCEN LL_AHB1_GRP1_DisableClock\n
  263. * AHBENR GPIODEN LL_AHB1_GRP1_DisableClock\n
  264. * AHBENR GPIOEEN LL_AHB1_GRP1_DisableClock\n
  265. * AHBENR GPIOHEN LL_AHB1_GRP1_DisableClock\n
  266. * AHBENR GPIOFEN LL_AHB1_GRP1_DisableClock\n
  267. * AHBENR GPIOGEN LL_AHB1_GRP1_DisableClock\n
  268. * AHBENR CRCEN LL_AHB1_GRP1_DisableClock\n
  269. * AHBENR FLITFEN LL_AHB1_GRP1_DisableClock\n
  270. * AHBENR DMA1EN LL_AHB1_GRP1_DisableClock\n
  271. * AHBENR DMA2EN LL_AHB1_GRP1_DisableClock\n
  272. * AHBENR AESEN LL_AHB1_GRP1_DisableClock\n
  273. * AHBENR FSMCEN LL_AHB1_GRP1_DisableClock
  274. * @param Periphs This parameter can be a combination of the following values:
  275. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOA
  276. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOB
  277. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOC
  278. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOD
  279. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOE (*)
  280. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOH
  281. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOF (*)
  282. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOG (*)
  283. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC
  284. * @arg @ref LL_AHB1_GRP1_PERIPH_FLASH
  285. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  286. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2 (*)
  287. * @arg @ref LL_AHB1_GRP1_PERIPH_CRYP (*)
  288. * @arg @ref LL_AHB1_GRP1_PERIPH_FSMC (*)
  289. *
  290. * (*) value not defined in all devices.
  291. * @retval None
  292. */
  293. __STATIC_INLINE void LL_AHB1_GRP1_DisableClock(uint32_t Periphs)
  294. {
  295. CLEAR_BIT(RCC->AHBENR, Periphs);
  296. }
  297. /**
  298. * @brief Force AHB1 peripherals reset.
  299. * @rmtoll AHBRSTR GPIOARST LL_AHB1_GRP1_ForceReset\n
  300. * AHBRSTR GPIOBRST LL_AHB1_GRP1_ForceReset\n
  301. * AHBRSTR GPIOCRST LL_AHB1_GRP1_ForceReset\n
  302. * AHBRSTR GPIODRST LL_AHB1_GRP1_ForceReset\n
  303. * AHBRSTR GPIOERST LL_AHB1_GRP1_ForceReset\n
  304. * AHBRSTR GPIOHRST LL_AHB1_GRP1_ForceReset\n
  305. * AHBRSTR GPIOFRST LL_AHB1_GRP1_ForceReset\n
  306. * AHBRSTR GPIOGRST LL_AHB1_GRP1_ForceReset\n
  307. * AHBRSTR CRCRST LL_AHB1_GRP1_ForceReset\n
  308. * AHBRSTR FLITFRST LL_AHB1_GRP1_ForceReset\n
  309. * AHBRSTR DMA1RST LL_AHB1_GRP1_ForceReset\n
  310. * AHBRSTR DMA2RST LL_AHB1_GRP1_ForceReset\n
  311. * AHBRSTR AESRST LL_AHB1_GRP1_ForceReset\n
  312. * AHBRSTR FSMCRST LL_AHB1_GRP1_ForceReset
  313. * @param Periphs This parameter can be a combination of the following values:
  314. * @arg @ref LL_AHB1_GRP1_PERIPH_ALL
  315. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOA
  316. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOB
  317. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOC
  318. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOD
  319. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOE (*)
  320. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOH
  321. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOF (*)
  322. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOG (*)
  323. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC
  324. * @arg @ref LL_AHB1_GRP1_PERIPH_FLASH
  325. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  326. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2 (*)
  327. * @arg @ref LL_AHB1_GRP1_PERIPH_CRYP (*)
  328. * @arg @ref LL_AHB1_GRP1_PERIPH_FSMC (*)
  329. *
  330. * (*) value not defined in all devices.
  331. * @retval None
  332. */
  333. __STATIC_INLINE void LL_AHB1_GRP1_ForceReset(uint32_t Periphs)
  334. {
  335. SET_BIT(RCC->AHBRSTR, Periphs);
  336. }
  337. /**
  338. * @brief Release AHB1 peripherals reset.
  339. * @rmtoll AHBRSTR GPIOARST LL_AHB1_GRP1_ReleaseReset\n
  340. * AHBRSTR GPIOBRST LL_AHB1_GRP1_ReleaseReset\n
  341. * AHBRSTR GPIOCRST LL_AHB1_GRP1_ReleaseReset\n
  342. * AHBRSTR GPIODRST LL_AHB1_GRP1_ReleaseReset\n
  343. * AHBRSTR GPIOERST LL_AHB1_GRP1_ReleaseReset\n
  344. * AHBRSTR GPIOHRST LL_AHB1_GRP1_ReleaseReset\n
  345. * AHBRSTR GPIOFRST LL_AHB1_GRP1_ReleaseReset\n
  346. * AHBRSTR GPIOGRST LL_AHB1_GRP1_ReleaseReset\n
  347. * AHBRSTR CRCRST LL_AHB1_GRP1_ReleaseReset\n
  348. * AHBRSTR FLITFRST LL_AHB1_GRP1_ReleaseReset\n
  349. * AHBRSTR DMA1RST LL_AHB1_GRP1_ReleaseReset\n
  350. * AHBRSTR DMA2RST LL_AHB1_GRP1_ReleaseReset\n
  351. * AHBRSTR AESRST LL_AHB1_GRP1_ReleaseReset\n
  352. * AHBRSTR FSMCRST LL_AHB1_GRP1_ReleaseReset
  353. * @param Periphs This parameter can be a combination of the following values:
  354. * @arg @ref LL_AHB1_GRP1_PERIPH_ALL
  355. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOA
  356. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOB
  357. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOC
  358. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOD
  359. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOE (*)
  360. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOH
  361. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOF (*)
  362. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOG (*)
  363. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC
  364. * @arg @ref LL_AHB1_GRP1_PERIPH_FLASH
  365. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  366. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2 (*)
  367. * @arg @ref LL_AHB1_GRP1_PERIPH_CRYP (*)
  368. * @arg @ref LL_AHB1_GRP1_PERIPH_FSMC (*)
  369. *
  370. * (*) value not defined in all devices.
  371. * @retval None
  372. */
  373. __STATIC_INLINE void LL_AHB1_GRP1_ReleaseReset(uint32_t Periphs)
  374. {
  375. CLEAR_BIT(RCC->AHBRSTR, Periphs);
  376. }
  377. /**
  378. * @brief Enable AHB1 peripherals clock during Low Power (Sleep) mode.
  379. * @rmtoll AHBLPENR GPIOALPEN LL_AHB1_GRP1_EnableClockSleep\n
  380. * AHBLPENR GPIOBLPEN LL_AHB1_GRP1_EnableClockSleep\n
  381. * AHBLPENR GPIOCLPEN LL_AHB1_GRP1_EnableClockSleep\n
  382. * AHBLPENR GPIODLPEN LL_AHB1_GRP1_EnableClockSleep\n
  383. * AHBLPENR GPIOELPEN LL_AHB1_GRP1_EnableClockSleep\n
  384. * AHBLPENR GPIOHLPEN LL_AHB1_GRP1_EnableClockSleep\n
  385. * AHBLPENR GPIOFLPEN LL_AHB1_GRP1_EnableClockSleep\n
  386. * AHBLPENR GPIOGLPEN LL_AHB1_GRP1_EnableClockSleep\n
  387. * AHBLPENR CRCLPEN LL_AHB1_GRP1_EnableClockSleep\n
  388. * AHBLPENR FLITFLPEN LL_AHB1_GRP1_EnableClockSleep\n
  389. * AHBLPENR SRAMLPEN LL_AHB1_GRP1_EnableClockSleep\n
  390. * AHBLPENR DMA1LPEN LL_AHB1_GRP1_EnableClockSleep\n
  391. * AHBLPENR DMA2LPEN LL_AHB1_GRP1_EnableClockSleep\n
  392. * AHBLPENR AESLPEN LL_AHB1_GRP1_EnableClockSleep\n
  393. * AHBLPENR FSMCLPEN LL_AHB1_GRP1_EnableClockSleep
  394. * @param Periphs This parameter can be a combination of the following values:
  395. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOA
  396. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOB
  397. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOC
  398. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOD
  399. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOE (*)
  400. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOH
  401. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOF (*)
  402. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOG (*)
  403. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC
  404. * @arg @ref LL_AHB1_GRP1_PERIPH_FLASH
  405. * @arg @ref LL_AHB1_GRP1_PERIPH_SRAM
  406. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  407. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2 (*)
  408. * @arg @ref LL_AHB1_GRP1_PERIPH_CRYP (*)
  409. * @arg @ref LL_AHB1_GRP1_PERIPH_FSMC (*)
  410. *
  411. * (*) value not defined in all devices.
  412. * @retval None
  413. */
  414. __STATIC_INLINE void LL_AHB1_GRP1_EnableClockSleep(uint32_t Periphs)
  415. {
  416. __IO uint32_t tmpreg;
  417. SET_BIT(RCC->AHBLPENR, Periphs);
  418. /* Delay after an RCC peripheral clock enabling */
  419. tmpreg = READ_BIT(RCC->AHBLPENR, Periphs);
  420. (void)tmpreg;
  421. }
  422. /**
  423. * @brief Disable AHB1 peripherals clock during Low Power (Sleep) mode.
  424. * @rmtoll AHBLPENR GPIOALPEN LL_AHB1_GRP1_DisableClockSleep\n
  425. * AHBLPENR GPIOBLPEN LL_AHB1_GRP1_DisableClockSleep\n
  426. * AHBLPENR GPIOCLPEN LL_AHB1_GRP1_DisableClockSleep\n
  427. * AHBLPENR GPIODLPEN LL_AHB1_GRP1_DisableClockSleep\n
  428. * AHBLPENR GPIOELPEN LL_AHB1_GRP1_DisableClockSleep\n
  429. * AHBLPENR GPIOHLPEN LL_AHB1_GRP1_DisableClockSleep\n
  430. * AHBLPENR GPIOFLPEN LL_AHB1_GRP1_DisableClockSleep\n
  431. * AHBLPENR GPIOGLPEN LL_AHB1_GRP1_DisableClockSleep\n
  432. * AHBLPENR CRCLPEN LL_AHB1_GRP1_DisableClockSleep\n
  433. * AHBLPENR FLITFLPEN LL_AHB1_GRP1_DisableClockSleep\n
  434. * AHBLPENR SRAMLPEN LL_AHB1_GRP1_DisableClockSleep\n
  435. * AHBLPENR DMA1LPEN LL_AHB1_GRP1_DisableClockSleep\n
  436. * AHBLPENR DMA2LPEN LL_AHB1_GRP1_DisableClockSleep\n
  437. * AHBLPENR AESLPEN LL_AHB1_GRP1_DisableClockSleep\n
  438. * AHBLPENR FSMCLPEN LL_AHB1_GRP1_DisableClockSleep
  439. * @param Periphs This parameter can be a combination of the following values:
  440. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOA
  441. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOB
  442. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOC
  443. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOD
  444. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOE (*)
  445. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOH
  446. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOF (*)
  447. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOG (*)
  448. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC
  449. * @arg @ref LL_AHB1_GRP1_PERIPH_FLASH
  450. * @arg @ref LL_AHB1_GRP1_PERIPH_SRAM
  451. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  452. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2 (*)
  453. * @arg @ref LL_AHB1_GRP1_PERIPH_CRYP (*)
  454. * @arg @ref LL_AHB1_GRP1_PERIPH_FSMC (*)
  455. *
  456. * (*) value not defined in all devices.
  457. * @retval None
  458. */
  459. __STATIC_INLINE void LL_AHB1_GRP1_DisableClockSleep(uint32_t Periphs)
  460. {
  461. CLEAR_BIT(RCC->AHBLPENR, Periphs);
  462. }
  463. /**
  464. * @}
  465. */
  466. /** @defgroup BUS_LL_EF_APB1 APB1
  467. * @{
  468. */
  469. /**
  470. * @brief Enable APB1 peripherals clock.
  471. * @rmtoll APB1ENR TIM2EN LL_APB1_GRP1_EnableClock\n
  472. * APB1ENR TIM3EN LL_APB1_GRP1_EnableClock\n
  473. * APB1ENR TIM4EN LL_APB1_GRP1_EnableClock\n
  474. * APB1ENR TIM5EN LL_APB1_GRP1_EnableClock\n
  475. * APB1ENR TIM6EN LL_APB1_GRP1_EnableClock\n
  476. * APB1ENR TIM7EN LL_APB1_GRP1_EnableClock\n
  477. * APB1ENR LCDEN LL_APB1_GRP1_EnableClock\n
  478. * APB1ENR WWDGEN LL_APB1_GRP1_EnableClock\n
  479. * APB1ENR SPI2EN LL_APB1_GRP1_EnableClock\n
  480. * APB1ENR SPI3EN LL_APB1_GRP1_EnableClock\n
  481. * APB1ENR USART2EN LL_APB1_GRP1_EnableClock\n
  482. * APB1ENR USART3EN LL_APB1_GRP1_EnableClock\n
  483. * APB1ENR UART4EN LL_APB1_GRP1_EnableClock\n
  484. * APB1ENR UART5EN LL_APB1_GRP1_EnableClock\n
  485. * APB1ENR I2C1EN LL_APB1_GRP1_EnableClock\n
  486. * APB1ENR I2C2EN LL_APB1_GRP1_EnableClock\n
  487. * APB1ENR USBEN LL_APB1_GRP1_EnableClock\n
  488. * APB1ENR PWREN LL_APB1_GRP1_EnableClock\n
  489. * APB1ENR DACEN LL_APB1_GRP1_EnableClock\n
  490. * APB1ENR COMPEN LL_APB1_GRP1_EnableClock
  491. * @param Periphs This parameter can be a combination of the following values:
  492. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  493. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  494. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  495. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5 (*)
  496. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  497. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  498. * @arg @ref LL_APB1_GRP1_PERIPH_LCD (*)
  499. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG
  500. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  501. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3 (*)
  502. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  503. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  504. * @arg @ref LL_APB1_GRP1_PERIPH_UART4 (*)
  505. * @arg @ref LL_APB1_GRP1_PERIPH_UART5 (*)
  506. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  507. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  508. * @arg @ref LL_APB1_GRP1_PERIPH_USB
  509. * @arg @ref LL_APB1_GRP1_PERIPH_PWR
  510. * @arg @ref LL_APB1_GRP1_PERIPH_DAC1
  511. * @arg @ref LL_APB1_GRP1_PERIPH_COMP
  512. * @arg @ref LL_APB1_GRP1_PERIPH_OPAMP (*)
  513. *
  514. * (*) value not defined in all devices.
  515. * @retval None
  516. */
  517. __STATIC_INLINE void LL_APB1_GRP1_EnableClock(uint32_t Periphs)
  518. {
  519. __IO uint32_t tmpreg;
  520. SET_BIT(RCC->APB1ENR, Periphs);
  521. /* Delay after an RCC peripheral clock enabling */
  522. tmpreg = READ_BIT(RCC->APB1ENR, Periphs);
  523. (void)tmpreg;
  524. }
  525. /**
  526. * @brief Check if APB1 peripheral clock is enabled or not
  527. * @rmtoll APB1ENR TIM2EN LL_APB1_GRP1_IsEnabledClock\n
  528. * APB1ENR TIM3EN LL_APB1_GRP1_IsEnabledClock\n
  529. * APB1ENR TIM4EN LL_APB1_GRP1_IsEnabledClock\n
  530. * APB1ENR TIM5EN LL_APB1_GRP1_IsEnabledClock\n
  531. * APB1ENR TIM6EN LL_APB1_GRP1_IsEnabledClock\n
  532. * APB1ENR TIM7EN LL_APB1_GRP1_IsEnabledClock\n
  533. * APB1ENR LCDEN LL_APB1_GRP1_IsEnabledClock\n
  534. * APB1ENR WWDGEN LL_APB1_GRP1_IsEnabledClock\n
  535. * APB1ENR SPI2EN LL_APB1_GRP1_IsEnabledClock\n
  536. * APB1ENR SPI3EN LL_APB1_GRP1_IsEnabledClock\n
  537. * APB1ENR USART2EN LL_APB1_GRP1_IsEnabledClock\n
  538. * APB1ENR USART3EN LL_APB1_GRP1_IsEnabledClock\n
  539. * APB1ENR UART4EN LL_APB1_GRP1_IsEnabledClock\n
  540. * APB1ENR UART5EN LL_APB1_GRP1_IsEnabledClock\n
  541. * APB1ENR I2C1EN LL_APB1_GRP1_IsEnabledClock\n
  542. * APB1ENR I2C2EN LL_APB1_GRP1_IsEnabledClock\n
  543. * APB1ENR USBEN LL_APB1_GRP1_IsEnabledClock\n
  544. * APB1ENR PWREN LL_APB1_GRP1_IsEnabledClock\n
  545. * APB1ENR DACEN LL_APB1_GRP1_IsEnabledClock\n
  546. * APB1ENR COMPEN LL_APB1_GRP1_IsEnabledClock
  547. * @param Periphs This parameter can be a combination of the following values:
  548. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  549. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  550. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  551. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5 (*)
  552. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  553. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  554. * @arg @ref LL_APB1_GRP1_PERIPH_LCD (*)
  555. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG
  556. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  557. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3 (*)
  558. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  559. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  560. * @arg @ref LL_APB1_GRP1_PERIPH_UART4 (*)
  561. * @arg @ref LL_APB1_GRP1_PERIPH_UART5 (*)
  562. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  563. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  564. * @arg @ref LL_APB1_GRP1_PERIPH_USB
  565. * @arg @ref LL_APB1_GRP1_PERIPH_PWR
  566. * @arg @ref LL_APB1_GRP1_PERIPH_DAC1
  567. * @arg @ref LL_APB1_GRP1_PERIPH_COMP
  568. * @arg @ref LL_APB1_GRP1_PERIPH_OPAMP (*)
  569. *
  570. * (*) value not defined in all devices.
  571. * @retval State of Periphs (1 or 0).
  572. */
  573. __STATIC_INLINE uint32_t LL_APB1_GRP1_IsEnabledClock(uint32_t Periphs)
  574. {
  575. return (READ_BIT(RCC->APB1ENR, Periphs) == Periphs);
  576. }
  577. /**
  578. * @brief Disable APB1 peripherals clock.
  579. * @rmtoll APB1ENR TIM2EN LL_APB1_GRP1_DisableClock\n
  580. * APB1ENR TIM3EN LL_APB1_GRP1_DisableClock\n
  581. * APB1ENR TIM4EN LL_APB1_GRP1_DisableClock\n
  582. * APB1ENR TIM5EN LL_APB1_GRP1_DisableClock\n
  583. * APB1ENR TIM6EN LL_APB1_GRP1_DisableClock\n
  584. * APB1ENR TIM7EN LL_APB1_GRP1_DisableClock\n
  585. * APB1ENR LCDEN LL_APB1_GRP1_DisableClock\n
  586. * APB1ENR WWDGEN LL_APB1_GRP1_DisableClock\n
  587. * APB1ENR SPI2EN LL_APB1_GRP1_DisableClock\n
  588. * APB1ENR SPI3EN LL_APB1_GRP1_DisableClock\n
  589. * APB1ENR USART2EN LL_APB1_GRP1_DisableClock\n
  590. * APB1ENR USART3EN LL_APB1_GRP1_DisableClock\n
  591. * APB1ENR UART4EN LL_APB1_GRP1_DisableClock\n
  592. * APB1ENR UART5EN LL_APB1_GRP1_DisableClock\n
  593. * APB1ENR I2C1EN LL_APB1_GRP1_DisableClock\n
  594. * APB1ENR I2C2EN LL_APB1_GRP1_DisableClock\n
  595. * APB1ENR USBEN LL_APB1_GRP1_DisableClock\n
  596. * APB1ENR PWREN LL_APB1_GRP1_DisableClock\n
  597. * APB1ENR DACEN LL_APB1_GRP1_DisableClock\n
  598. * APB1ENR COMPEN LL_APB1_GRP1_DisableClock
  599. * @param Periphs This parameter can be a combination of the following values:
  600. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  601. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  602. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  603. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5 (*)
  604. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  605. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  606. * @arg @ref LL_APB1_GRP1_PERIPH_LCD (*)
  607. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG
  608. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  609. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3 (*)
  610. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  611. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  612. * @arg @ref LL_APB1_GRP1_PERIPH_UART4 (*)
  613. * @arg @ref LL_APB1_GRP1_PERIPH_UART5 (*)
  614. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  615. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  616. * @arg @ref LL_APB1_GRP1_PERIPH_USB
  617. * @arg @ref LL_APB1_GRP1_PERIPH_PWR
  618. * @arg @ref LL_APB1_GRP1_PERIPH_DAC1
  619. * @arg @ref LL_APB1_GRP1_PERIPH_COMP
  620. * @arg @ref LL_APB1_GRP1_PERIPH_OPAMP (*)
  621. *
  622. * (*) value not defined in all devices.
  623. * @retval None
  624. */
  625. __STATIC_INLINE void LL_APB1_GRP1_DisableClock(uint32_t Periphs)
  626. {
  627. CLEAR_BIT(RCC->APB1ENR, Periphs);
  628. }
  629. /**
  630. * @brief Force APB1 peripherals reset.
  631. * @rmtoll APB1RSTR TIM2RST LL_APB1_GRP1_ForceReset\n
  632. * APB1RSTR TIM3RST LL_APB1_GRP1_ForceReset\n
  633. * APB1RSTR TIM4RST LL_APB1_GRP1_ForceReset\n
  634. * APB1RSTR TIM5RST LL_APB1_GRP1_ForceReset\n
  635. * APB1RSTR TIM6RST LL_APB1_GRP1_ForceReset\n
  636. * APB1RSTR TIM7RST LL_APB1_GRP1_ForceReset\n
  637. * APB1RSTR LCDRST LL_APB1_GRP1_ForceReset\n
  638. * APB1RSTR WWDGRST LL_APB1_GRP1_ForceReset\n
  639. * APB1RSTR SPI2RST LL_APB1_GRP1_ForceReset\n
  640. * APB1RSTR SPI3RST LL_APB1_GRP1_ForceReset\n
  641. * APB1RSTR USART2RST LL_APB1_GRP1_ForceReset\n
  642. * APB1RSTR USART3RST LL_APB1_GRP1_ForceReset\n
  643. * APB1RSTR UART4RST LL_APB1_GRP1_ForceReset\n
  644. * APB1RSTR UART5RST LL_APB1_GRP1_ForceReset\n
  645. * APB1RSTR I2C1RST LL_APB1_GRP1_ForceReset\n
  646. * APB1RSTR I2C2RST LL_APB1_GRP1_ForceReset\n
  647. * APB1RSTR USBRST LL_APB1_GRP1_ForceReset\n
  648. * APB1RSTR PWRRST LL_APB1_GRP1_ForceReset\n
  649. * APB1RSTR DACRST LL_APB1_GRP1_ForceReset\n
  650. * APB1RSTR COMPRST LL_APB1_GRP1_ForceReset
  651. * @param Periphs This parameter can be a combination of the following values:
  652. * @arg @ref LL_APB1_GRP1_PERIPH_ALL
  653. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  654. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  655. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  656. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5 (*)
  657. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  658. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  659. * @arg @ref LL_APB1_GRP1_PERIPH_LCD (*)
  660. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG
  661. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  662. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3 (*)
  663. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  664. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  665. * @arg @ref LL_APB1_GRP1_PERIPH_UART4 (*)
  666. * @arg @ref LL_APB1_GRP1_PERIPH_UART5 (*)
  667. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  668. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  669. * @arg @ref LL_APB1_GRP1_PERIPH_USB
  670. * @arg @ref LL_APB1_GRP1_PERIPH_PWR
  671. * @arg @ref LL_APB1_GRP1_PERIPH_DAC1
  672. * @arg @ref LL_APB1_GRP1_PERIPH_COMP
  673. * @arg @ref LL_APB1_GRP1_PERIPH_OPAMP (*)
  674. *
  675. * (*) value not defined in all devices.
  676. * @retval None
  677. */
  678. __STATIC_INLINE void LL_APB1_GRP1_ForceReset(uint32_t Periphs)
  679. {
  680. SET_BIT(RCC->APB1RSTR, Periphs);
  681. }
  682. /**
  683. * @brief Release APB1 peripherals reset.
  684. * @rmtoll APB1RSTR TIM2RST LL_APB1_GRP1_ReleaseReset\n
  685. * APB1RSTR TIM3RST LL_APB1_GRP1_ReleaseReset\n
  686. * APB1RSTR TIM4RST LL_APB1_GRP1_ReleaseReset\n
  687. * APB1RSTR TIM5RST LL_APB1_GRP1_ReleaseReset\n
  688. * APB1RSTR TIM6RST LL_APB1_GRP1_ReleaseReset\n
  689. * APB1RSTR TIM7RST LL_APB1_GRP1_ReleaseReset\n
  690. * APB1RSTR LCDRST LL_APB1_GRP1_ReleaseReset\n
  691. * APB1RSTR WWDGRST LL_APB1_GRP1_ReleaseReset\n
  692. * APB1RSTR SPI2RST LL_APB1_GRP1_ReleaseReset\n
  693. * APB1RSTR SPI3RST LL_APB1_GRP1_ReleaseReset\n
  694. * APB1RSTR USART2RST LL_APB1_GRP1_ReleaseReset\n
  695. * APB1RSTR USART3RST LL_APB1_GRP1_ReleaseReset\n
  696. * APB1RSTR UART4RST LL_APB1_GRP1_ReleaseReset\n
  697. * APB1RSTR UART5RST LL_APB1_GRP1_ReleaseReset\n
  698. * APB1RSTR I2C1RST LL_APB1_GRP1_ReleaseReset\n
  699. * APB1RSTR I2C2RST LL_APB1_GRP1_ReleaseReset\n
  700. * APB1RSTR USBRST LL_APB1_GRP1_ReleaseReset\n
  701. * APB1RSTR PWRRST LL_APB1_GRP1_ReleaseReset\n
  702. * APB1RSTR DACRST LL_APB1_GRP1_ReleaseReset\n
  703. * APB1RSTR COMPRST LL_APB1_GRP1_ReleaseReset
  704. * @param Periphs This parameter can be a combination of the following values:
  705. * @arg @ref LL_APB1_GRP1_PERIPH_ALL
  706. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  707. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  708. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  709. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5 (*)
  710. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  711. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  712. * @arg @ref LL_APB1_GRP1_PERIPH_LCD (*)
  713. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG
  714. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  715. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3 (*)
  716. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  717. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  718. * @arg @ref LL_APB1_GRP1_PERIPH_UART4 (*)
  719. * @arg @ref LL_APB1_GRP1_PERIPH_UART5 (*)
  720. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  721. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  722. * @arg @ref LL_APB1_GRP1_PERIPH_USB
  723. * @arg @ref LL_APB1_GRP1_PERIPH_PWR
  724. * @arg @ref LL_APB1_GRP1_PERIPH_DAC1
  725. * @arg @ref LL_APB1_GRP1_PERIPH_COMP
  726. * @arg @ref LL_APB1_GRP1_PERIPH_OPAMP (*)
  727. *
  728. * (*) value not defined in all devices.
  729. * @retval None
  730. */
  731. __STATIC_INLINE void LL_APB1_GRP1_ReleaseReset(uint32_t Periphs)
  732. {
  733. CLEAR_BIT(RCC->APB1RSTR, Periphs);
  734. }
  735. /**
  736. * @brief Enable APB1 peripherals clock during Low Power (Sleep) mode.
  737. * @rmtoll APB1LPENR TIM2LPEN LL_APB1_GRP1_EnableClockSleep\n
  738. * APB1LPENR TIM3LPEN LL_APB1_GRP1_EnableClockSleep\n
  739. * APB1LPENR TIM4LPEN LL_APB1_GRP1_EnableClockSleep\n
  740. * APB1LPENR TIM5LPEN LL_APB1_GRP1_EnableClockSleep\n
  741. * APB1LPENR TIM6LPEN LL_APB1_GRP1_EnableClockSleep\n
  742. * APB1LPENR TIM7LPEN LL_APB1_GRP1_EnableClockSleep\n
  743. * APB1LPENR LCDLPEN LL_APB1_GRP1_EnableClockSleep\n
  744. * APB1LPENR WWDGLPEN LL_APB1_GRP1_EnableClockSleep\n
  745. * APB1LPENR SPI2LPEN LL_APB1_GRP1_EnableClockSleep\n
  746. * APB1LPENR SPI3LPEN LL_APB1_GRP1_EnableClockSleep\n
  747. * APB1LPENR USART2LPEN LL_APB1_GRP1_EnableClockSleep\n
  748. * APB1LPENR USART3LPEN LL_APB1_GRP1_EnableClockSleep\n
  749. * APB1LPENR UART4LPEN LL_APB1_GRP1_EnableClockSleep\n
  750. * APB1LPENR UART5LPEN LL_APB1_GRP1_EnableClockSleep\n
  751. * APB1LPENR I2C1LPEN LL_APB1_GRP1_EnableClockSleep\n
  752. * APB1LPENR I2C2LPEN LL_APB1_GRP1_EnableClockSleep\n
  753. * APB1LPENR USBLPEN LL_APB1_GRP1_EnableClockSleep\n
  754. * APB1LPENR PWRLPEN LL_APB1_GRP1_EnableClockSleep\n
  755. * APB1LPENR DACLPEN LL_APB1_GRP1_EnableClockSleep\n
  756. * APB1LPENR COMPLPEN LL_APB1_GRP1_EnableClockSleep
  757. * @param Periphs This parameter can be a combination of the following values:
  758. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  759. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  760. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  761. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5 (*)
  762. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  763. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  764. * @arg @ref LL_APB1_GRP1_PERIPH_LCD (*)
  765. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG
  766. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  767. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3 (*)
  768. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  769. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  770. * @arg @ref LL_APB1_GRP1_PERIPH_UART4 (*)
  771. * @arg @ref LL_APB1_GRP1_PERIPH_UART5 (*)
  772. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  773. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  774. * @arg @ref LL_APB1_GRP1_PERIPH_USB
  775. * @arg @ref LL_APB1_GRP1_PERIPH_PWR
  776. * @arg @ref LL_APB1_GRP1_PERIPH_DAC1
  777. * @arg @ref LL_APB1_GRP1_PERIPH_COMP
  778. * @arg @ref LL_APB1_GRP1_PERIPH_OPAMP (*)
  779. *
  780. * (*) value not defined in all devices.
  781. * @retval None
  782. */
  783. __STATIC_INLINE void LL_APB1_GRP1_EnableClockSleep(uint32_t Periphs)
  784. {
  785. __IO uint32_t tmpreg;
  786. SET_BIT(RCC->APB1LPENR, Periphs);
  787. /* Delay after an RCC peripheral clock enabling */
  788. tmpreg = READ_BIT(RCC->APB1LPENR, Periphs);
  789. (void)tmpreg;
  790. }
  791. /**
  792. * @brief Disable APB1 peripherals clock during Low Power (Sleep) mode.
  793. * @rmtoll APB1LPENR TIM2LPEN LL_APB1_GRP1_DisableClockSleep\n
  794. * APB1LPENR TIM3LPEN LL_APB1_GRP1_DisableClockSleep\n
  795. * APB1LPENR TIM4LPEN LL_APB1_GRP1_DisableClockSleep\n
  796. * APB1LPENR TIM5LPEN LL_APB1_GRP1_DisableClockSleep\n
  797. * APB1LPENR TIM6LPEN LL_APB1_GRP1_DisableClockSleep\n
  798. * APB1LPENR TIM7LPEN LL_APB1_GRP1_DisableClockSleep\n
  799. * APB1LPENR LCDLPEN LL_APB1_GRP1_DisableClockSleep\n
  800. * APB1LPENR WWDGLPEN LL_APB1_GRP1_DisableClockSleep\n
  801. * APB1LPENR SPI2LPEN LL_APB1_GRP1_DisableClockSleep\n
  802. * APB1LPENR SPI3LPEN LL_APB1_GRP1_DisableClockSleep\n
  803. * APB1LPENR USART2LPEN LL_APB1_GRP1_DisableClockSleep\n
  804. * APB1LPENR USART3LPEN LL_APB1_GRP1_DisableClockSleep\n
  805. * APB1LPENR UART4LPEN LL_APB1_GRP1_DisableClockSleep\n
  806. * APB1LPENR UART5LPEN LL_APB1_GRP1_DisableClockSleep\n
  807. * APB1LPENR I2C1LPEN LL_APB1_GRP1_DisableClockSleep\n
  808. * APB1LPENR I2C2LPEN LL_APB1_GRP1_DisableClockSleep\n
  809. * APB1LPENR USBLPEN LL_APB1_GRP1_DisableClockSleep\n
  810. * APB1LPENR PWRLPEN LL_APB1_GRP1_DisableClockSleep\n
  811. * APB1LPENR DACLPEN LL_APB1_GRP1_DisableClockSleep\n
  812. * APB1LPENR COMPLPEN LL_APB1_GRP1_DisableClockSleep
  813. * @param Periphs This parameter can be a combination of the following values:
  814. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  815. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  816. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  817. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5 (*)
  818. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  819. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  820. * @arg @ref LL_APB1_GRP1_PERIPH_LCD (*)
  821. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG
  822. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  823. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3 (*)
  824. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  825. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  826. * @arg @ref LL_APB1_GRP1_PERIPH_UART4 (*)
  827. * @arg @ref LL_APB1_GRP1_PERIPH_UART5 (*)
  828. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  829. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  830. * @arg @ref LL_APB1_GRP1_PERIPH_USB
  831. * @arg @ref LL_APB1_GRP1_PERIPH_PWR
  832. * @arg @ref LL_APB1_GRP1_PERIPH_DAC1
  833. * @arg @ref LL_APB1_GRP1_PERIPH_COMP
  834. * @arg @ref LL_APB1_GRP1_PERIPH_OPAMP (*)
  835. *
  836. * (*) value not defined in all devices.
  837. * @retval None
  838. */
  839. __STATIC_INLINE void LL_APB1_GRP1_DisableClockSleep(uint32_t Periphs)
  840. {
  841. CLEAR_BIT(RCC->APB1LPENR, Periphs);
  842. }
  843. /**
  844. * @}
  845. */
  846. /** @defgroup BUS_LL_EF_APB2 APB2
  847. * @{
  848. */
  849. /**
  850. * @brief Enable APB2 peripherals clock.
  851. * @rmtoll APB2ENR SYSCFGEN LL_APB2_GRP1_EnableClock\n
  852. * APB2ENR TIM9EN LL_APB2_GRP1_EnableClock\n
  853. * APB2ENR TIM10EN LL_APB2_GRP1_EnableClock\n
  854. * APB2ENR TIM11EN LL_APB2_GRP1_EnableClock\n
  855. * APB2ENR ADC1EN LL_APB2_GRP1_EnableClock\n
  856. * APB2ENR SDIOEN LL_APB2_GRP1_EnableClock\n
  857. * APB2ENR SPI1EN LL_APB2_GRP1_EnableClock\n
  858. * APB2ENR USART1EN LL_APB2_GRP1_EnableClock
  859. * @param Periphs This parameter can be a combination of the following values:
  860. * @arg @ref LL_APB2_GRP1_PERIPH_SYSCFG
  861. * @arg @ref LL_APB2_GRP1_PERIPH_TIM9
  862. * @arg @ref LL_APB2_GRP1_PERIPH_TIM10
  863. * @arg @ref LL_APB2_GRP1_PERIPH_TIM11
  864. * @arg @ref LL_APB2_GRP1_PERIPH_ADC1
  865. * @arg @ref LL_APB2_GRP1_PERIPH_SDIO (*)
  866. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  867. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  868. *
  869. * (*) value not defined in all devices.
  870. * @retval None
  871. */
  872. __STATIC_INLINE void LL_APB2_GRP1_EnableClock(uint32_t Periphs)
  873. {
  874. __IO uint32_t tmpreg;
  875. SET_BIT(RCC->APB2ENR, Periphs);
  876. /* Delay after an RCC peripheral clock enabling */
  877. tmpreg = READ_BIT(RCC->APB2ENR, Periphs);
  878. (void)tmpreg;
  879. }
  880. /**
  881. * @brief Check if APB2 peripheral clock is enabled or not
  882. * @rmtoll APB2ENR SYSCFGEN LL_APB2_GRP1_IsEnabledClock\n
  883. * APB2ENR TIM9EN LL_APB2_GRP1_IsEnabledClock\n
  884. * APB2ENR TIM10EN LL_APB2_GRP1_IsEnabledClock\n
  885. * APB2ENR TIM11EN LL_APB2_GRP1_IsEnabledClock\n
  886. * APB2ENR ADC1EN LL_APB2_GRP1_IsEnabledClock\n
  887. * APB2ENR SDIOEN LL_APB2_GRP1_IsEnabledClock\n
  888. * APB2ENR SPI1EN LL_APB2_GRP1_IsEnabledClock\n
  889. * APB2ENR USART1EN LL_APB2_GRP1_IsEnabledClock
  890. * @param Periphs This parameter can be a combination of the following values:
  891. * @arg @ref LL_APB2_GRP1_PERIPH_SYSCFG
  892. * @arg @ref LL_APB2_GRP1_PERIPH_TIM9
  893. * @arg @ref LL_APB2_GRP1_PERIPH_TIM10
  894. * @arg @ref LL_APB2_GRP1_PERIPH_TIM11
  895. * @arg @ref LL_APB2_GRP1_PERIPH_ADC1
  896. * @arg @ref LL_APB2_GRP1_PERIPH_SDIO (*)
  897. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  898. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  899. *
  900. * (*) value not defined in all devices.
  901. * @retval State of Periphs (1 or 0).
  902. */
  903. __STATIC_INLINE uint32_t LL_APB2_GRP1_IsEnabledClock(uint32_t Periphs)
  904. {
  905. return (READ_BIT(RCC->APB2ENR, Periphs) == Periphs);
  906. }
  907. /**
  908. * @brief Disable APB2 peripherals clock.
  909. * @rmtoll APB2ENR SYSCFGEN LL_APB2_GRP1_DisableClock\n
  910. * APB2ENR TIM9EN LL_APB2_GRP1_DisableClock\n
  911. * APB2ENR TIM10EN LL_APB2_GRP1_DisableClock\n
  912. * APB2ENR TIM11EN LL_APB2_GRP1_DisableClock\n
  913. * APB2ENR ADC1EN LL_APB2_GRP1_DisableClock\n
  914. * APB2ENR SDIOEN LL_APB2_GRP1_DisableClock\n
  915. * APB2ENR SPI1EN LL_APB2_GRP1_DisableClock\n
  916. * APB2ENR USART1EN LL_APB2_GRP1_DisableClock
  917. * @param Periphs This parameter can be a combination of the following values:
  918. * @arg @ref LL_APB2_GRP1_PERIPH_SYSCFG
  919. * @arg @ref LL_APB2_GRP1_PERIPH_TIM9
  920. * @arg @ref LL_APB2_GRP1_PERIPH_TIM10
  921. * @arg @ref LL_APB2_GRP1_PERIPH_TIM11
  922. * @arg @ref LL_APB2_GRP1_PERIPH_ADC1
  923. * @arg @ref LL_APB2_GRP1_PERIPH_SDIO (*)
  924. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  925. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  926. *
  927. * (*) value not defined in all devices.
  928. * @retval None
  929. */
  930. __STATIC_INLINE void LL_APB2_GRP1_DisableClock(uint32_t Periphs)
  931. {
  932. CLEAR_BIT(RCC->APB2ENR, Periphs);
  933. }
  934. /**
  935. * @brief Force APB2 peripherals reset.
  936. * @rmtoll APB2RSTR SYSCFGRST LL_APB2_GRP1_ForceReset\n
  937. * APB2RSTR TIM9RST LL_APB2_GRP1_ForceReset\n
  938. * APB2RSTR TIM10RST LL_APB2_GRP1_ForceReset\n
  939. * APB2RSTR TIM11RST LL_APB2_GRP1_ForceReset\n
  940. * APB2RSTR ADC1RST LL_APB2_GRP1_ForceReset\n
  941. * APB2RSTR SDIORST LL_APB2_GRP1_ForceReset\n
  942. * APB2RSTR SPI1RST LL_APB2_GRP1_ForceReset\n
  943. * APB2RSTR USART1RST LL_APB2_GRP1_ForceReset
  944. * @param Periphs This parameter can be a combination of the following values:
  945. * @arg @ref LL_APB2_GRP1_PERIPH_ALL
  946. * @arg @ref LL_APB2_GRP1_PERIPH_SYSCFG
  947. * @arg @ref LL_APB2_GRP1_PERIPH_TIM9
  948. * @arg @ref LL_APB2_GRP1_PERIPH_TIM10
  949. * @arg @ref LL_APB2_GRP1_PERIPH_TIM11
  950. * @arg @ref LL_APB2_GRP1_PERIPH_ADC1
  951. * @arg @ref LL_APB2_GRP1_PERIPH_SDIO (*)
  952. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  953. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  954. *
  955. * (*) value not defined in all devices.
  956. * @retval None
  957. */
  958. __STATIC_INLINE void LL_APB2_GRP1_ForceReset(uint32_t Periphs)
  959. {
  960. SET_BIT(RCC->APB2RSTR, Periphs);
  961. }
  962. /**
  963. * @brief Release APB2 peripherals reset.
  964. * @rmtoll APB2RSTR SYSCFGRST LL_APB2_GRP1_ReleaseReset\n
  965. * APB2RSTR TIM9RST LL_APB2_GRP1_ReleaseReset\n
  966. * APB2RSTR TIM10RST LL_APB2_GRP1_ReleaseReset\n
  967. * APB2RSTR TIM11RST LL_APB2_GRP1_ReleaseReset\n
  968. * APB2RSTR ADC1RST LL_APB2_GRP1_ReleaseReset\n
  969. * APB2RSTR SDIORST LL_APB2_GRP1_ReleaseReset\n
  970. * APB2RSTR SPI1RST LL_APB2_GRP1_ReleaseReset\n
  971. * APB2RSTR USART1RST LL_APB2_GRP1_ReleaseReset
  972. * @param Periphs This parameter can be a combination of the following values:
  973. * @arg @ref LL_APB2_GRP1_PERIPH_ALL
  974. * @arg @ref LL_APB2_GRP1_PERIPH_SYSCFG
  975. * @arg @ref LL_APB2_GRP1_PERIPH_TIM9
  976. * @arg @ref LL_APB2_GRP1_PERIPH_TIM10
  977. * @arg @ref LL_APB2_GRP1_PERIPH_TIM11
  978. * @arg @ref LL_APB2_GRP1_PERIPH_ADC1
  979. * @arg @ref LL_APB2_GRP1_PERIPH_SDIO (*)
  980. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  981. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  982. *
  983. * (*) value not defined in all devices.
  984. * @retval None
  985. */
  986. __STATIC_INLINE void LL_APB2_GRP1_ReleaseReset(uint32_t Periphs)
  987. {
  988. CLEAR_BIT(RCC->APB2RSTR, Periphs);
  989. }
  990. /**
  991. * @brief Enable APB2 peripherals clock during Low Power (Sleep) mode.
  992. * @rmtoll APB2LPENR SYSCFGLPEN LL_APB2_GRP1_EnableClockSleep\n
  993. * APB2LPENR TIM9LPEN LL_APB2_GRP1_EnableClockSleep\n
  994. * APB2LPENR TIM10LPEN LL_APB2_GRP1_EnableClockSleep\n
  995. * APB2LPENR TIM11LPEN LL_APB2_GRP1_EnableClockSleep\n
  996. * APB2LPENR ADC1LPEN LL_APB2_GRP1_EnableClockSleep\n
  997. * APB2LPENR SDIOLPEN LL_APB2_GRP1_EnableClockSleep\n
  998. * APB2LPENR SPI1LPEN LL_APB2_GRP1_EnableClockSleep\n
  999. * APB2LPENR USART1LPEN LL_APB2_GRP1_EnableClockSleep
  1000. * @param Periphs This parameter can be a combination of the following values:
  1001. * @arg @ref LL_APB2_GRP1_PERIPH_SYSCFG
  1002. * @arg @ref LL_APB2_GRP1_PERIPH_TIM9
  1003. * @arg @ref LL_APB2_GRP1_PERIPH_TIM10
  1004. * @arg @ref LL_APB2_GRP1_PERIPH_TIM11
  1005. * @arg @ref LL_APB2_GRP1_PERIPH_ADC1
  1006. * @arg @ref LL_APB2_GRP1_PERIPH_SDIO (*)
  1007. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  1008. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  1009. *
  1010. * (*) value not defined in all devices.
  1011. * @retval None
  1012. */
  1013. __STATIC_INLINE void LL_APB2_GRP1_EnableClockSleep(uint32_t Periphs)
  1014. {
  1015. __IO uint32_t tmpreg;
  1016. SET_BIT(RCC->APB2LPENR, Periphs);
  1017. /* Delay after an RCC peripheral clock enabling */
  1018. tmpreg = READ_BIT(RCC->APB2LPENR, Periphs);
  1019. (void)tmpreg;
  1020. }
  1021. /**
  1022. * @brief Disable APB2 peripherals clock during Low Power (Sleep) mode.
  1023. * @rmtoll APB2LPENR SYSCFGLPEN LL_APB2_GRP1_DisableClockSleep\n
  1024. * APB2LPENR TIM9LPEN LL_APB2_GRP1_DisableClockSleep\n
  1025. * APB2LPENR TIM10LPEN LL_APB2_GRP1_DisableClockSleep\n
  1026. * APB2LPENR TIM11LPEN LL_APB2_GRP1_DisableClockSleep\n
  1027. * APB2LPENR ADC1LPEN LL_APB2_GRP1_DisableClockSleep\n
  1028. * APB2LPENR SDIOLPEN LL_APB2_GRP1_DisableClockSleep\n
  1029. * APB2LPENR SPI1LPEN LL_APB2_GRP1_DisableClockSleep\n
  1030. * APB2LPENR USART1LPEN LL_APB2_GRP1_DisableClockSleep
  1031. * @param Periphs This parameter can be a combination of the following values:
  1032. * @arg @ref LL_APB2_GRP1_PERIPH_SYSCFG
  1033. * @arg @ref LL_APB2_GRP1_PERIPH_TIM9
  1034. * @arg @ref LL_APB2_GRP1_PERIPH_TIM10
  1035. * @arg @ref LL_APB2_GRP1_PERIPH_TIM11
  1036. * @arg @ref LL_APB2_GRP1_PERIPH_ADC1
  1037. * @arg @ref LL_APB2_GRP1_PERIPH_SDIO (*)
  1038. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  1039. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  1040. *
  1041. * (*) value not defined in all devices.
  1042. * @retval None
  1043. */
  1044. __STATIC_INLINE void LL_APB2_GRP1_DisableClockSleep(uint32_t Periphs)
  1045. {
  1046. CLEAR_BIT(RCC->APB2LPENR, Periphs);
  1047. }
  1048. /**
  1049. * @}
  1050. */
  1051. /**
  1052. * @}
  1053. */
  1054. /**
  1055. * @}
  1056. */
  1057. #endif /* defined(RCC) */
  1058. /**
  1059. * @}
  1060. */
  1061. #ifdef __cplusplus
  1062. }
  1063. #endif
  1064. #endif /* __STM32L1xx_LL_BUS_H */
  1065. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/