stm32l1xx_ll_dma.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381
  1. /**
  2. ******************************************************************************
  3. * @file stm32l1xx_ll_dma.c
  4. * @author MCD Application Team
  5. * @brief DMA LL module driver.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  10. *
  11. * Redistribution and use in source and binary forms, with or without modification,
  12. * are permitted provided that the following conditions are met:
  13. * 1. Redistributions of source code must retain the above copyright notice,
  14. * this list of conditions and the following disclaimer.
  15. * 2. Redistributions in binary form must reproduce the above copyright notice,
  16. * this list of conditions and the following disclaimer in the documentation
  17. * and/or other materials provided with the distribution.
  18. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  19. * may be used to endorse or promote products derived from this software
  20. * without specific prior written permission.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  23. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  24. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  25. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  26. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  27. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  28. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  29. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  30. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  31. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. ******************************************************************************
  34. */
  35. #if defined(USE_FULL_LL_DRIVER)
  36. /* Includes ------------------------------------------------------------------*/
  37. #include "stm32l1xx_ll_dma.h"
  38. #include "stm32l1xx_ll_bus.h"
  39. #ifdef USE_FULL_ASSERT
  40. #include "stm32_assert.h"
  41. #else
  42. #define assert_param(expr) ((void)0U)
  43. #endif
  44. /** @addtogroup STM32L1xx_LL_Driver
  45. * @{
  46. */
  47. #if defined (DMA1) || defined (DMA2)
  48. /** @defgroup DMA_LL DMA
  49. * @{
  50. */
  51. /* Private types -------------------------------------------------------------*/
  52. /* Private variables ---------------------------------------------------------*/
  53. /* Private constants ---------------------------------------------------------*/
  54. /* Private macros ------------------------------------------------------------*/
  55. /** @addtogroup DMA_LL_Private_Macros
  56. * @{
  57. */
  58. #define IS_LL_DMA_DIRECTION(__VALUE__) (((__VALUE__) == LL_DMA_DIRECTION_PERIPH_TO_MEMORY) || \
  59. ((__VALUE__) == LL_DMA_DIRECTION_MEMORY_TO_PERIPH) || \
  60. ((__VALUE__) == LL_DMA_DIRECTION_MEMORY_TO_MEMORY))
  61. #define IS_LL_DMA_MODE(__VALUE__) (((__VALUE__) == LL_DMA_MODE_NORMAL) || \
  62. ((__VALUE__) == LL_DMA_MODE_CIRCULAR))
  63. #define IS_LL_DMA_PERIPHINCMODE(__VALUE__) (((__VALUE__) == LL_DMA_PERIPH_INCREMENT) || \
  64. ((__VALUE__) == LL_DMA_PERIPH_NOINCREMENT))
  65. #define IS_LL_DMA_MEMORYINCMODE(__VALUE__) (((__VALUE__) == LL_DMA_MEMORY_INCREMENT) || \
  66. ((__VALUE__) == LL_DMA_MEMORY_NOINCREMENT))
  67. #define IS_LL_DMA_PERIPHDATASIZE(__VALUE__) (((__VALUE__) == LL_DMA_PDATAALIGN_BYTE) || \
  68. ((__VALUE__) == LL_DMA_PDATAALIGN_HALFWORD) || \
  69. ((__VALUE__) == LL_DMA_PDATAALIGN_WORD))
  70. #define IS_LL_DMA_MEMORYDATASIZE(__VALUE__) (((__VALUE__) == LL_DMA_MDATAALIGN_BYTE) || \
  71. ((__VALUE__) == LL_DMA_MDATAALIGN_HALFWORD) || \
  72. ((__VALUE__) == LL_DMA_MDATAALIGN_WORD))
  73. #define IS_LL_DMA_NBDATA(__VALUE__) ((__VALUE__) <= 0x0000FFFFU)
  74. #define IS_LL_DMA_PRIORITY(__VALUE__) (((__VALUE__) == LL_DMA_PRIORITY_LOW) || \
  75. ((__VALUE__) == LL_DMA_PRIORITY_MEDIUM) || \
  76. ((__VALUE__) == LL_DMA_PRIORITY_HIGH) || \
  77. ((__VALUE__) == LL_DMA_PRIORITY_VERYHIGH))
  78. #if defined (DMA2)
  79. #if defined (DMA2_Channel6) && defined (DMA2_Channel7)
  80. #define IS_LL_DMA_ALL_CHANNEL_INSTANCE(INSTANCE, CHANNEL) ((((INSTANCE) == DMA1) && \
  81. (((CHANNEL) == LL_DMA_CHANNEL_1) || \
  82. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  83. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  84. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  85. ((CHANNEL) == LL_DMA_CHANNEL_5) || \
  86. ((CHANNEL) == LL_DMA_CHANNEL_6) || \
  87. ((CHANNEL) == LL_DMA_CHANNEL_7))) || \
  88. (((INSTANCE) == DMA2) && \
  89. (((CHANNEL) == LL_DMA_CHANNEL_1) || \
  90. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  91. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  92. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  93. ((CHANNEL) == LL_DMA_CHANNEL_5) || \
  94. ((CHANNEL) == LL_DMA_CHANNEL_6) || \
  95. ((CHANNEL) == LL_DMA_CHANNEL_7))))
  96. #else
  97. #define IS_LL_DMA_ALL_CHANNEL_INSTANCE(INSTANCE, CHANNEL) ((((INSTANCE) == DMA1) && \
  98. (((CHANNEL) == LL_DMA_CHANNEL_1) || \
  99. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  100. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  101. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  102. ((CHANNEL) == LL_DMA_CHANNEL_5) || \
  103. ((CHANNEL) == LL_DMA_CHANNEL_6) || \
  104. ((CHANNEL) == LL_DMA_CHANNEL_7))) || \
  105. (((INSTANCE) == DMA2) && \
  106. (((CHANNEL) == LL_DMA_CHANNEL_1) || \
  107. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  108. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  109. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  110. ((CHANNEL) == LL_DMA_CHANNEL_5))))
  111. #endif
  112. #else
  113. #define IS_LL_DMA_ALL_CHANNEL_INSTANCE(INSTANCE, CHANNEL) ((((INSTANCE) == DMA1) && \
  114. (((CHANNEL) == LL_DMA_CHANNEL_1)|| \
  115. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  116. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  117. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  118. ((CHANNEL) == LL_DMA_CHANNEL_5) || \
  119. ((CHANNEL) == LL_DMA_CHANNEL_6) || \
  120. ((CHANNEL) == LL_DMA_CHANNEL_7))))
  121. #endif
  122. /**
  123. * @}
  124. */
  125. /* Private function prototypes -----------------------------------------------*/
  126. /* Exported functions --------------------------------------------------------*/
  127. /** @addtogroup DMA_LL_Exported_Functions
  128. * @{
  129. */
  130. /** @addtogroup DMA_LL_EF_Init
  131. * @{
  132. */
  133. /**
  134. * @brief De-initialize the DMA registers to their default reset values.
  135. * @param DMAx DMAx Instance
  136. * @param Channel This parameter can be one of the following values:
  137. * @arg @ref LL_DMA_CHANNEL_1
  138. * @arg @ref LL_DMA_CHANNEL_2
  139. * @arg @ref LL_DMA_CHANNEL_3
  140. * @arg @ref LL_DMA_CHANNEL_4
  141. * @arg @ref LL_DMA_CHANNEL_5
  142. * @arg @ref LL_DMA_CHANNEL_6
  143. * @arg @ref LL_DMA_CHANNEL_7
  144. * @arg @ref LL_DMA_CHANNEL_ALL
  145. * @retval An ErrorStatus enumeration value:
  146. * - SUCCESS: DMA registers are de-initialized
  147. * - ERROR: DMA registers are not de-initialized
  148. */
  149. uint32_t LL_DMA_DeInit(DMA_TypeDef *DMAx, uint32_t Channel)
  150. {
  151. DMA_Channel_TypeDef *tmp = (DMA_Channel_TypeDef *)DMA1_Channel1;
  152. ErrorStatus status = SUCCESS;
  153. /* Check the DMA Instance DMAx and Channel parameters*/
  154. assert_param(IS_LL_DMA_ALL_CHANNEL_INSTANCE(DMAx, Channel) || (Channel == LL_DMA_CHANNEL_ALL));
  155. if (Channel == LL_DMA_CHANNEL_ALL)
  156. {
  157. if (DMAx == DMA1)
  158. {
  159. /* Force reset of DMA clock */
  160. LL_AHB1_GRP1_ForceReset(LL_AHB1_GRP1_PERIPH_DMA1);
  161. /* Release reset of DMA clock */
  162. LL_AHB1_GRP1_ReleaseReset(LL_AHB1_GRP1_PERIPH_DMA1);
  163. }
  164. #if defined(DMA2)
  165. else if (DMAx == DMA2)
  166. {
  167. /* Force reset of DMA clock */
  168. LL_AHB1_GRP1_ForceReset(LL_AHB1_GRP1_PERIPH_DMA2);
  169. /* Release reset of DMA clock */
  170. LL_AHB1_GRP1_ReleaseReset(LL_AHB1_GRP1_PERIPH_DMA2);
  171. }
  172. #endif
  173. else
  174. {
  175. status = ERROR;
  176. }
  177. }
  178. else
  179. {
  180. tmp = (DMA_Channel_TypeDef *)(__LL_DMA_GET_CHANNEL_INSTANCE(DMAx, Channel));
  181. /* Disable the selected DMAx_Channely */
  182. CLEAR_BIT(tmp->CCR, DMA_CCR_EN);
  183. /* Reset DMAx_Channely control register */
  184. LL_DMA_WriteReg(tmp, CCR, 0U);
  185. /* Reset DMAx_Channely remaining bytes register */
  186. LL_DMA_WriteReg(tmp, CNDTR, 0U);
  187. /* Reset DMAx_Channely peripheral address register */
  188. LL_DMA_WriteReg(tmp, CPAR, 0U);
  189. /* Reset DMAx_Channely memory address register */
  190. LL_DMA_WriteReg(tmp, CMAR, 0U);
  191. if (Channel == LL_DMA_CHANNEL_1)
  192. {
  193. /* Reset interrupt pending bits for DMAx Channel1 */
  194. LL_DMA_ClearFlag_GI1(DMAx);
  195. }
  196. else if (Channel == LL_DMA_CHANNEL_2)
  197. {
  198. /* Reset interrupt pending bits for DMAx Channel2 */
  199. LL_DMA_ClearFlag_GI2(DMAx);
  200. }
  201. else if (Channel == LL_DMA_CHANNEL_3)
  202. {
  203. /* Reset interrupt pending bits for DMAx Channel3 */
  204. LL_DMA_ClearFlag_GI3(DMAx);
  205. }
  206. else if (Channel == LL_DMA_CHANNEL_4)
  207. {
  208. /* Reset interrupt pending bits for DMAx Channel4 */
  209. LL_DMA_ClearFlag_GI4(DMAx);
  210. }
  211. else if (Channel == LL_DMA_CHANNEL_5)
  212. {
  213. /* Reset interrupt pending bits for DMAx Channel5 */
  214. LL_DMA_ClearFlag_GI5(DMAx);
  215. }
  216. else if (Channel == LL_DMA_CHANNEL_6)
  217. {
  218. /* Reset interrupt pending bits for DMAx Channel6 */
  219. LL_DMA_ClearFlag_GI6(DMAx);
  220. }
  221. else if (Channel == LL_DMA_CHANNEL_7)
  222. {
  223. /* Reset interrupt pending bits for DMAx Channel7 */
  224. LL_DMA_ClearFlag_GI7(DMAx);
  225. }
  226. else
  227. {
  228. status = ERROR;
  229. }
  230. }
  231. return status;
  232. }
  233. /**
  234. * @brief Initialize the DMA registers according to the specified parameters in DMA_InitStruct.
  235. * @note To convert DMAx_Channely Instance to DMAx Instance and Channely, use helper macros :
  236. * @arg @ref __LL_DMA_GET_INSTANCE
  237. * @arg @ref __LL_DMA_GET_CHANNEL
  238. * @param DMAx DMAx Instance
  239. * @param Channel This parameter can be one of the following values:
  240. * @arg @ref LL_DMA_CHANNEL_1
  241. * @arg @ref LL_DMA_CHANNEL_2
  242. * @arg @ref LL_DMA_CHANNEL_3
  243. * @arg @ref LL_DMA_CHANNEL_4
  244. * @arg @ref LL_DMA_CHANNEL_5
  245. * @arg @ref LL_DMA_CHANNEL_6
  246. * @arg @ref LL_DMA_CHANNEL_7
  247. * @param DMA_InitStruct pointer to a @ref LL_DMA_InitTypeDef structure.
  248. * @retval An ErrorStatus enumeration value:
  249. * - SUCCESS: DMA registers are initialized
  250. * - ERROR: Not applicable
  251. */
  252. uint32_t LL_DMA_Init(DMA_TypeDef *DMAx, uint32_t Channel, LL_DMA_InitTypeDef *DMA_InitStruct)
  253. {
  254. /* Check the DMA Instance DMAx and Channel parameters*/
  255. assert_param(IS_LL_DMA_ALL_CHANNEL_INSTANCE(DMAx, Channel));
  256. /* Check the DMA parameters from DMA_InitStruct */
  257. assert_param(IS_LL_DMA_DIRECTION(DMA_InitStruct->Direction));
  258. assert_param(IS_LL_DMA_MODE(DMA_InitStruct->Mode));
  259. assert_param(IS_LL_DMA_PERIPHINCMODE(DMA_InitStruct->PeriphOrM2MSrcIncMode));
  260. assert_param(IS_LL_DMA_MEMORYINCMODE(DMA_InitStruct->MemoryOrM2MDstIncMode));
  261. assert_param(IS_LL_DMA_PERIPHDATASIZE(DMA_InitStruct->PeriphOrM2MSrcDataSize));
  262. assert_param(IS_LL_DMA_MEMORYDATASIZE(DMA_InitStruct->MemoryOrM2MDstDataSize));
  263. assert_param(IS_LL_DMA_NBDATA(DMA_InitStruct->NbData));
  264. assert_param(IS_LL_DMA_PRIORITY(DMA_InitStruct->Priority));
  265. /*---------------------------- DMAx CCR Configuration ------------------------
  266. * Configure DMAx_Channely: data transfer direction, data transfer mode,
  267. * peripheral and memory increment mode,
  268. * data size alignment and priority level with parameters :
  269. * - Direction: DMA_CCR_DIR and DMA_CCR_MEM2MEM bits
  270. * - Mode: DMA_CCR_CIRC bit
  271. * - PeriphOrM2MSrcIncMode: DMA_CCR_PINC bit
  272. * - MemoryOrM2MDstIncMode: DMA_CCR_MINC bit
  273. * - PeriphOrM2MSrcDataSize: DMA_CCR_PSIZE[1:0] bits
  274. * - MemoryOrM2MDstDataSize: DMA_CCR_MSIZE[1:0] bits
  275. * - Priority: DMA_CCR_PL[1:0] bits
  276. */
  277. LL_DMA_ConfigTransfer(DMAx, Channel, DMA_InitStruct->Direction | \
  278. DMA_InitStruct->Mode | \
  279. DMA_InitStruct->PeriphOrM2MSrcIncMode | \
  280. DMA_InitStruct->MemoryOrM2MDstIncMode | \
  281. DMA_InitStruct->PeriphOrM2MSrcDataSize | \
  282. DMA_InitStruct->MemoryOrM2MDstDataSize | \
  283. DMA_InitStruct->Priority);
  284. /*-------------------------- DMAx CMAR Configuration -------------------------
  285. * Configure the memory or destination base address with parameter :
  286. * - MemoryOrM2MDstAddress: DMA_CMAR_MA[31:0] bits
  287. */
  288. LL_DMA_SetMemoryAddress(DMAx, Channel, DMA_InitStruct->MemoryOrM2MDstAddress);
  289. /*-------------------------- DMAx CPAR Configuration -------------------------
  290. * Configure the peripheral or source base address with parameter :
  291. * - PeriphOrM2MSrcAddress: DMA_CPAR_PA[31:0] bits
  292. */
  293. LL_DMA_SetPeriphAddress(DMAx, Channel, DMA_InitStruct->PeriphOrM2MSrcAddress);
  294. /*--------------------------- DMAx CNDTR Configuration -----------------------
  295. * Configure the peripheral base address with parameter :
  296. * - NbData: DMA_CNDTR_NDT[15:0] bits
  297. */
  298. LL_DMA_SetDataLength(DMAx, Channel, DMA_InitStruct->NbData);
  299. return SUCCESS;
  300. }
  301. /**
  302. * @brief Set each @ref LL_DMA_InitTypeDef field to default value.
  303. * @param DMA_InitStruct Pointer to a @ref LL_DMA_InitTypeDef structure.
  304. * @retval None
  305. */
  306. void LL_DMA_StructInit(LL_DMA_InitTypeDef *DMA_InitStruct)
  307. {
  308. /* Set DMA_InitStruct fields to default values */
  309. DMA_InitStruct->PeriphOrM2MSrcAddress = 0x00000000U;
  310. DMA_InitStruct->MemoryOrM2MDstAddress = 0x00000000U;
  311. DMA_InitStruct->Direction = LL_DMA_DIRECTION_PERIPH_TO_MEMORY;
  312. DMA_InitStruct->Mode = LL_DMA_MODE_NORMAL;
  313. DMA_InitStruct->PeriphOrM2MSrcIncMode = LL_DMA_PERIPH_NOINCREMENT;
  314. DMA_InitStruct->MemoryOrM2MDstIncMode = LL_DMA_MEMORY_NOINCREMENT;
  315. DMA_InitStruct->PeriphOrM2MSrcDataSize = LL_DMA_PDATAALIGN_BYTE;
  316. DMA_InitStruct->MemoryOrM2MDstDataSize = LL_DMA_MDATAALIGN_BYTE;
  317. DMA_InitStruct->NbData = 0x00000000U;
  318. DMA_InitStruct->Priority = LL_DMA_PRIORITY_LOW;
  319. }
  320. /**
  321. * @}
  322. */
  323. /**
  324. * @}
  325. */
  326. /**
  327. * @}
  328. */
  329. #endif /* DMA1 || DMA2 */
  330. /**
  331. * @}
  332. */
  333. #endif /* USE_FULL_LL_DRIVER */
  334. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/