stm32l1xx_ll_spi.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544
  1. /**
  2. ******************************************************************************
  3. * @file stm32l1xx_ll_spi.c
  4. * @author MCD Application Team
  5. * @brief SPI LL module driver.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  10. *
  11. * Redistribution and use in source and binary forms, with or without modification,
  12. * are permitted provided that the following conditions are met:
  13. * 1. Redistributions of source code must retain the above copyright notice,
  14. * this list of conditions and the following disclaimer.
  15. * 2. Redistributions in binary form must reproduce the above copyright notice,
  16. * this list of conditions and the following disclaimer in the documentation
  17. * and/or other materials provided with the distribution.
  18. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  19. * may be used to endorse or promote products derived from this software
  20. * without specific prior written permission.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  23. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  24. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  25. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  26. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  27. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  28. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  29. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  30. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  31. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. ******************************************************************************
  34. */
  35. #if defined(USE_FULL_LL_DRIVER)
  36. /* Includes ------------------------------------------------------------------*/
  37. #include "stm32l1xx_ll_spi.h"
  38. #include "stm32l1xx_ll_bus.h"
  39. #include "stm32l1xx_ll_rcc.h"
  40. #ifdef USE_FULL_ASSERT
  41. #include "stm32_assert.h"
  42. #else
  43. #define assert_param(expr) ((void)0U)
  44. #endif
  45. /** @addtogroup STM32L1xx_LL_Driver
  46. * @{
  47. */
  48. #if defined (SPI1) || defined (SPI2) || defined (SPI3)
  49. /** @addtogroup SPI_LL
  50. * @{
  51. */
  52. /* Private types -------------------------------------------------------------*/
  53. /* Private variables ---------------------------------------------------------*/
  54. /* Private constants ---------------------------------------------------------*/
  55. /** @defgroup SPI_LL_Private_Constants SPI Private Constants
  56. * @{
  57. */
  58. /* SPI registers Masks */
  59. #define SPI_CR1_CLEAR_MASK (SPI_CR1_CPHA | SPI_CR1_CPOL | SPI_CR1_MSTR | \
  60. SPI_CR1_BR | SPI_CR1_LSBFIRST | SPI_CR1_SSI | \
  61. SPI_CR1_SSM | SPI_CR1_RXONLY | SPI_CR1_DFF | \
  62. SPI_CR1_CRCNEXT | SPI_CR1_CRCEN | SPI_CR1_BIDIOE | \
  63. SPI_CR1_BIDIMODE)
  64. /**
  65. * @}
  66. */
  67. /* Private macros ------------------------------------------------------------*/
  68. /** @defgroup SPI_LL_Private_Macros SPI Private Macros
  69. * @{
  70. */
  71. #define IS_LL_SPI_TRANSFER_DIRECTION(__VALUE__) (((__VALUE__) == LL_SPI_FULL_DUPLEX) \
  72. || ((__VALUE__) == LL_SPI_SIMPLEX_RX) \
  73. || ((__VALUE__) == LL_SPI_HALF_DUPLEX_RX) \
  74. || ((__VALUE__) == LL_SPI_HALF_DUPLEX_TX))
  75. #define IS_LL_SPI_MODE(__VALUE__) (((__VALUE__) == LL_SPI_MODE_MASTER) \
  76. || ((__VALUE__) == LL_SPI_MODE_SLAVE))
  77. #define IS_LL_SPI_DATAWIDTH(__VALUE__) (((__VALUE__) == LL_SPI_DATAWIDTH_8BIT) \
  78. || ((__VALUE__) == LL_SPI_DATAWIDTH_16BIT))
  79. #define IS_LL_SPI_POLARITY(__VALUE__) (((__VALUE__) == LL_SPI_POLARITY_LOW) \
  80. || ((__VALUE__) == LL_SPI_POLARITY_HIGH))
  81. #define IS_LL_SPI_PHASE(__VALUE__) (((__VALUE__) == LL_SPI_PHASE_1EDGE) \
  82. || ((__VALUE__) == LL_SPI_PHASE_2EDGE))
  83. #define IS_LL_SPI_NSS(__VALUE__) (((__VALUE__) == LL_SPI_NSS_SOFT) \
  84. || ((__VALUE__) == LL_SPI_NSS_HARD_INPUT) \
  85. || ((__VALUE__) == LL_SPI_NSS_HARD_OUTPUT))
  86. #define IS_LL_SPI_BAUDRATE(__VALUE__) (((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV2) \
  87. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV4) \
  88. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV8) \
  89. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV16) \
  90. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV32) \
  91. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV64) \
  92. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV128) \
  93. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV256))
  94. #define IS_LL_SPI_BITORDER(__VALUE__) (((__VALUE__) == LL_SPI_LSB_FIRST) \
  95. || ((__VALUE__) == LL_SPI_MSB_FIRST))
  96. #define IS_LL_SPI_CRCCALCULATION(__VALUE__) (((__VALUE__) == LL_SPI_CRCCALCULATION_ENABLE) \
  97. || ((__VALUE__) == LL_SPI_CRCCALCULATION_DISABLE))
  98. #define IS_LL_SPI_CRC_POLYNOMIAL(__VALUE__) ((__VALUE__) >= 0x1U)
  99. /**
  100. * @}
  101. */
  102. /* Private function prototypes -----------------------------------------------*/
  103. /* Exported functions --------------------------------------------------------*/
  104. /** @addtogroup SPI_LL_Exported_Functions
  105. * @{
  106. */
  107. /** @addtogroup SPI_LL_EF_Init
  108. * @{
  109. */
  110. /**
  111. * @brief De-initialize the SPI registers to their default reset values.
  112. * @param SPIx SPI Instance
  113. * @retval An ErrorStatus enumeration value:
  114. * - SUCCESS: SPI registers are de-initialized
  115. * - ERROR: SPI registers are not de-initialized
  116. */
  117. ErrorStatus LL_SPI_DeInit(SPI_TypeDef *SPIx)
  118. {
  119. ErrorStatus status = ERROR;
  120. /* Check the parameters */
  121. assert_param(IS_SPI_ALL_INSTANCE(SPIx));
  122. #if defined(SPI1)
  123. if (SPIx == SPI1)
  124. {
  125. /* Force reset of SPI clock */
  126. LL_APB2_GRP1_ForceReset(LL_APB2_GRP1_PERIPH_SPI1);
  127. /* Release reset of SPI clock */
  128. LL_APB2_GRP1_ReleaseReset(LL_APB2_GRP1_PERIPH_SPI1);
  129. status = SUCCESS;
  130. }
  131. #endif /* SPI1 */
  132. #if defined(SPI2)
  133. if (SPIx == SPI2)
  134. {
  135. /* Force reset of SPI clock */
  136. LL_APB1_GRP1_ForceReset(LL_APB1_GRP1_PERIPH_SPI2);
  137. /* Release reset of SPI clock */
  138. LL_APB1_GRP1_ReleaseReset(LL_APB1_GRP1_PERIPH_SPI2);
  139. status = SUCCESS;
  140. }
  141. #endif /* SPI2 */
  142. #if defined(SPI3)
  143. if (SPIx == SPI3)
  144. {
  145. /* Force reset of SPI clock */
  146. LL_APB1_GRP1_ForceReset(LL_APB1_GRP1_PERIPH_SPI3);
  147. /* Release reset of SPI clock */
  148. LL_APB1_GRP1_ReleaseReset(LL_APB1_GRP1_PERIPH_SPI3);
  149. status = SUCCESS;
  150. }
  151. #endif /* SPI3 */
  152. return status;
  153. }
  154. /**
  155. * @brief Initialize the SPI registers according to the specified parameters in SPI_InitStruct.
  156. * @note As some bits in SPI configuration registers can only be written when the SPI is disabled (SPI_CR1_SPE bit =0),
  157. * SPI IP should be in disabled state prior calling this function. Otherwise, ERROR result will be returned.
  158. * @param SPIx SPI Instance
  159. * @param SPI_InitStruct pointer to a @ref LL_SPI_InitTypeDef structure
  160. * @retval An ErrorStatus enumeration value. (Return always SUCCESS)
  161. */
  162. ErrorStatus LL_SPI_Init(SPI_TypeDef *SPIx, LL_SPI_InitTypeDef *SPI_InitStruct)
  163. {
  164. ErrorStatus status = ERROR;
  165. /* Check the SPI Instance SPIx*/
  166. assert_param(IS_SPI_ALL_INSTANCE(SPIx));
  167. /* Check the SPI parameters from SPI_InitStruct*/
  168. assert_param(IS_LL_SPI_TRANSFER_DIRECTION(SPI_InitStruct->TransferDirection));
  169. assert_param(IS_LL_SPI_MODE(SPI_InitStruct->Mode));
  170. assert_param(IS_LL_SPI_DATAWIDTH(SPI_InitStruct->DataWidth));
  171. assert_param(IS_LL_SPI_POLARITY(SPI_InitStruct->ClockPolarity));
  172. assert_param(IS_LL_SPI_PHASE(SPI_InitStruct->ClockPhase));
  173. assert_param(IS_LL_SPI_NSS(SPI_InitStruct->NSS));
  174. assert_param(IS_LL_SPI_BAUDRATE(SPI_InitStruct->BaudRate));
  175. assert_param(IS_LL_SPI_BITORDER(SPI_InitStruct->BitOrder));
  176. assert_param(IS_LL_SPI_CRCCALCULATION(SPI_InitStruct->CRCCalculation));
  177. if (LL_SPI_IsEnabled(SPIx) == 0x00000000U)
  178. {
  179. /*---------------------------- SPIx CR1 Configuration ------------------------
  180. * Configure SPIx CR1 with parameters:
  181. * - TransferDirection: SPI_CR1_BIDIMODE, SPI_CR1_BIDIOE and SPI_CR1_RXONLY bits
  182. * - Master/Slave Mode: SPI_CR1_MSTR bit
  183. * - DataWidth: SPI_CR1_DFF bit
  184. * - ClockPolarity: SPI_CR1_CPOL bit
  185. * - ClockPhase: SPI_CR1_CPHA bit
  186. * - NSS management: SPI_CR1_SSM bit
  187. * - BaudRate prescaler: SPI_CR1_BR[2:0] bits
  188. * - BitOrder: SPI_CR1_LSBFIRST bit
  189. * - CRCCalculation: SPI_CR1_CRCEN bit
  190. */
  191. MODIFY_REG(SPIx->CR1,
  192. SPI_CR1_CLEAR_MASK,
  193. SPI_InitStruct->TransferDirection | SPI_InitStruct->Mode | SPI_InitStruct->DataWidth |
  194. SPI_InitStruct->ClockPolarity | SPI_InitStruct->ClockPhase |
  195. SPI_InitStruct->NSS | SPI_InitStruct->BaudRate |
  196. SPI_InitStruct->BitOrder | SPI_InitStruct->CRCCalculation);
  197. /*---------------------------- SPIx CR2 Configuration ------------------------
  198. * Configure SPIx CR2 with parameters:
  199. * - NSS management: SSOE bit
  200. */
  201. MODIFY_REG(SPIx->CR2, SPI_CR2_SSOE, (SPI_InitStruct->NSS >> 16U));
  202. /*---------------------------- SPIx CRCPR Configuration ----------------------
  203. * Configure SPIx CRCPR with parameters:
  204. * - CRCPoly: CRCPOLY[15:0] bits
  205. */
  206. if (SPI_InitStruct->CRCCalculation == LL_SPI_CRCCALCULATION_ENABLE)
  207. {
  208. assert_param(IS_LL_SPI_CRC_POLYNOMIAL(SPI_InitStruct->CRCPoly));
  209. LL_SPI_SetCRCPolynomial(SPIx, SPI_InitStruct->CRCPoly);
  210. }
  211. status = SUCCESS;
  212. }
  213. #if defined (SPI_I2S_SUPPORT)
  214. /* Activate the SPI mode (Reset I2SMOD bit in I2SCFGR register) */
  215. CLEAR_BIT(SPIx->I2SCFGR, SPI_I2SCFGR_I2SMOD);
  216. #endif /* SPI_I2S_SUPPORT */
  217. return status;
  218. }
  219. /**
  220. * @brief Set each @ref LL_SPI_InitTypeDef field to default value.
  221. * @param SPI_InitStruct pointer to a @ref LL_SPI_InitTypeDef structure
  222. * whose fields will be set to default values.
  223. * @retval None
  224. */
  225. void LL_SPI_StructInit(LL_SPI_InitTypeDef *SPI_InitStruct)
  226. {
  227. /* Set SPI_InitStruct fields to default values */
  228. SPI_InitStruct->TransferDirection = LL_SPI_FULL_DUPLEX;
  229. SPI_InitStruct->Mode = LL_SPI_MODE_SLAVE;
  230. SPI_InitStruct->DataWidth = LL_SPI_DATAWIDTH_8BIT;
  231. SPI_InitStruct->ClockPolarity = LL_SPI_POLARITY_LOW;
  232. SPI_InitStruct->ClockPhase = LL_SPI_PHASE_1EDGE;
  233. SPI_InitStruct->NSS = LL_SPI_NSS_HARD_INPUT;
  234. SPI_InitStruct->BaudRate = LL_SPI_BAUDRATEPRESCALER_DIV2;
  235. SPI_InitStruct->BitOrder = LL_SPI_MSB_FIRST;
  236. SPI_InitStruct->CRCCalculation = LL_SPI_CRCCALCULATION_DISABLE;
  237. SPI_InitStruct->CRCPoly = 7U;
  238. }
  239. /**
  240. * @}
  241. */
  242. /**
  243. * @}
  244. */
  245. /**
  246. * @}
  247. */
  248. #if defined(SPI_I2S_SUPPORT)
  249. /** @addtogroup I2S_LL
  250. * @{
  251. */
  252. /* Private types -------------------------------------------------------------*/
  253. /* Private variables ---------------------------------------------------------*/
  254. /* Private constants ---------------------------------------------------------*/
  255. /** @defgroup I2S_LL_Private_Constants I2S Private Constants
  256. * @{
  257. */
  258. /* I2S registers Masks */
  259. #define I2S_I2SCFGR_CLEAR_MASK (SPI_I2SCFGR_CHLEN | SPI_I2SCFGR_DATLEN | \
  260. SPI_I2SCFGR_CKPOL | SPI_I2SCFGR_I2SSTD | \
  261. SPI_I2SCFGR_I2SCFG | SPI_I2SCFGR_I2SMOD )
  262. #define I2S_I2SPR_CLEAR_MASK 0x0002U
  263. /**
  264. * @}
  265. */
  266. /* Private macros ------------------------------------------------------------*/
  267. /** @defgroup I2S_LL_Private_Macros I2S Private Macros
  268. * @{
  269. */
  270. #define IS_LL_I2S_DATAFORMAT(__VALUE__) (((__VALUE__) == LL_I2S_DATAFORMAT_16B) \
  271. || ((__VALUE__) == LL_I2S_DATAFORMAT_16B_EXTENDED) \
  272. || ((__VALUE__) == LL_I2S_DATAFORMAT_24B) \
  273. || ((__VALUE__) == LL_I2S_DATAFORMAT_32B))
  274. #define IS_LL_I2S_CPOL(__VALUE__) (((__VALUE__) == LL_I2S_POLARITY_LOW) \
  275. || ((__VALUE__) == LL_I2S_POLARITY_HIGH))
  276. #define IS_LL_I2S_STANDARD(__VALUE__) (((__VALUE__) == LL_I2S_STANDARD_PHILIPS) \
  277. || ((__VALUE__) == LL_I2S_STANDARD_MSB) \
  278. || ((__VALUE__) == LL_I2S_STANDARD_LSB) \
  279. || ((__VALUE__) == LL_I2S_STANDARD_PCM_SHORT) \
  280. || ((__VALUE__) == LL_I2S_STANDARD_PCM_LONG))
  281. #define IS_LL_I2S_MODE(__VALUE__) (((__VALUE__) == LL_I2S_MODE_SLAVE_TX) \
  282. || ((__VALUE__) == LL_I2S_MODE_SLAVE_RX) \
  283. || ((__VALUE__) == LL_I2S_MODE_MASTER_TX) \
  284. || ((__VALUE__) == LL_I2S_MODE_MASTER_RX))
  285. #define IS_LL_I2S_MCLK_OUTPUT(__VALUE__) (((__VALUE__) == LL_I2S_MCLK_OUTPUT_ENABLE) \
  286. || ((__VALUE__) == LL_I2S_MCLK_OUTPUT_DISABLE))
  287. #define IS_LL_I2S_AUDIO_FREQ(__VALUE__) ((((__VALUE__) >= LL_I2S_AUDIOFREQ_8K) \
  288. && ((__VALUE__) <= LL_I2S_AUDIOFREQ_192K)) \
  289. || ((__VALUE__) == LL_I2S_AUDIOFREQ_DEFAULT))
  290. #define IS_LL_I2S_PRESCALER_LINEAR(__VALUE__) ((__VALUE__) >= 0x2U)
  291. #define IS_LL_I2S_PRESCALER_PARITY(__VALUE__) (((__VALUE__) == LL_I2S_PRESCALER_PARITY_EVEN) \
  292. || ((__VALUE__) == LL_I2S_PRESCALER_PARITY_ODD))
  293. /**
  294. * @}
  295. */
  296. /* Private function prototypes -----------------------------------------------*/
  297. /* Exported functions --------------------------------------------------------*/
  298. /** @addtogroup I2S_LL_Exported_Functions
  299. * @{
  300. */
  301. /** @addtogroup I2S_LL_EF_Init
  302. * @{
  303. */
  304. /**
  305. * @brief De-initialize the SPI/I2S registers to their default reset values.
  306. * @param SPIx SPI Instance
  307. * @retval An ErrorStatus enumeration value:
  308. * - SUCCESS: SPI registers are de-initialized
  309. * - ERROR: SPI registers are not de-initialized
  310. */
  311. ErrorStatus LL_I2S_DeInit(SPI_TypeDef *SPIx)
  312. {
  313. return LL_SPI_DeInit(SPIx);
  314. }
  315. /**
  316. * @brief Initializes the SPI/I2S registers according to the specified parameters in I2S_InitStruct.
  317. * @note As some bits in SPI configuration registers can only be written when the SPI is disabled (SPI_CR1_SPE bit =0),
  318. * SPI IP should be in disabled state prior calling this function. Otherwise, ERROR result will be returned.
  319. * @param SPIx SPI Instance
  320. * @param I2S_InitStruct pointer to a @ref LL_I2S_InitTypeDef structure
  321. * @retval An ErrorStatus enumeration value:
  322. * - SUCCESS: SPI registers are Initialized
  323. * - ERROR: SPI registers are not Initialized
  324. */
  325. ErrorStatus LL_I2S_Init(SPI_TypeDef *SPIx, LL_I2S_InitTypeDef *I2S_InitStruct)
  326. {
  327. uint16_t i2sdiv = 2U, i2sodd = 0U, packetlength = 1U;
  328. uint32_t tmp = 0U;
  329. LL_RCC_ClocksTypeDef rcc_clocks;
  330. uint32_t sourceclock = 0U;
  331. ErrorStatus status = ERROR;
  332. /* Check the I2S parameters */
  333. assert_param(IS_I2S_ALL_INSTANCE(SPIx));
  334. assert_param(IS_LL_I2S_MODE(I2S_InitStruct->Mode));
  335. assert_param(IS_LL_I2S_STANDARD(I2S_InitStruct->Standard));
  336. assert_param(IS_LL_I2S_DATAFORMAT(I2S_InitStruct->DataFormat));
  337. assert_param(IS_LL_I2S_MCLK_OUTPUT(I2S_InitStruct->MCLKOutput));
  338. assert_param(IS_LL_I2S_AUDIO_FREQ(I2S_InitStruct->AudioFreq));
  339. assert_param(IS_LL_I2S_CPOL(I2S_InitStruct->ClockPolarity));
  340. if (LL_I2S_IsEnabled(SPIx) == 0x00000000U)
  341. {
  342. /*---------------------------- SPIx I2SCFGR Configuration --------------------
  343. * Configure SPIx I2SCFGR with parameters:
  344. * - Mode: SPI_I2SCFGR_I2SCFG[1:0] bit
  345. * - Standard: SPI_I2SCFGR_I2SSTD[1:0] and SPI_I2SCFGR_PCMSYNC bits
  346. * - DataFormat: SPI_I2SCFGR_CHLEN and SPI_I2SCFGR_DATLEN bits
  347. * - ClockPolarity: SPI_I2SCFGR_CKPOL bit
  348. */
  349. /* Write to SPIx I2SCFGR */
  350. MODIFY_REG(SPIx->I2SCFGR,
  351. I2S_I2SCFGR_CLEAR_MASK,
  352. I2S_InitStruct->Mode | I2S_InitStruct->Standard |
  353. I2S_InitStruct->DataFormat | I2S_InitStruct->ClockPolarity |
  354. SPI_I2SCFGR_I2SMOD);
  355. /*---------------------------- SPIx I2SPR Configuration ----------------------
  356. * Configure SPIx I2SPR with parameters:
  357. * - MCLKOutput: SPI_I2SPR_MCKOE bit
  358. * - AudioFreq: SPI_I2SPR_I2SDIV[7:0] and SPI_I2SPR_ODD bits
  359. */
  360. /* If the requested audio frequency is not the default, compute the prescaler (i2sodd, i2sdiv)
  361. * else, default values are used: i2sodd = 0U, i2sdiv = 2U.
  362. */
  363. if (I2S_InitStruct->AudioFreq != LL_I2S_AUDIOFREQ_DEFAULT)
  364. {
  365. /* Check the frame length (For the Prescaler computing)
  366. * Default value: LL_I2S_DATAFORMAT_16B (packetlength = 1U).
  367. */
  368. if (I2S_InitStruct->DataFormat != LL_I2S_DATAFORMAT_16B)
  369. {
  370. /* Packet length is 32 bits */
  371. packetlength = 2U;
  372. }
  373. /* I2S Clock source is System clock: Get System Clock frequency */
  374. LL_RCC_GetSystemClocksFreq(&rcc_clocks);
  375. /* Get the source clock value: based on System Clock value */
  376. sourceclock = rcc_clocks.SYSCLK_Frequency;
  377. /* Compute the Real divider depending on the MCLK output state with a floating point */
  378. if (I2S_InitStruct->MCLKOutput == LL_I2S_MCLK_OUTPUT_ENABLE)
  379. {
  380. /* MCLK output is enabled */
  381. tmp = (uint16_t)(((((sourceclock / 256U) * 10U) / I2S_InitStruct->AudioFreq)) + 5U);
  382. }
  383. else
  384. {
  385. /* MCLK output is disabled */
  386. tmp = (uint16_t)(((((sourceclock / (32U * packetlength)) * 10U) / I2S_InitStruct->AudioFreq)) + 5U);
  387. }
  388. /* Remove the floating point */
  389. tmp = tmp / 10U;
  390. /* Check the parity of the divider */
  391. i2sodd = (uint16_t)(tmp & (uint16_t)0x0001U);
  392. /* Compute the i2sdiv prescaler */
  393. i2sdiv = (uint16_t)((tmp - i2sodd) / 2U);
  394. /* Get the Mask for the Odd bit (SPI_I2SPR[8]) register */
  395. i2sodd = (uint16_t)(i2sodd << 8U);
  396. }
  397. /* Test if the divider is 1 or 0 or greater than 0xFF */
  398. if ((i2sdiv < 2U) || (i2sdiv > 0xFFU))
  399. {
  400. /* Set the default values */
  401. i2sdiv = 2U;
  402. i2sodd = 0U;
  403. }
  404. /* Write to SPIx I2SPR register the computed value */
  405. WRITE_REG(SPIx->I2SPR, i2sdiv | i2sodd | I2S_InitStruct->MCLKOutput);
  406. status = SUCCESS;
  407. }
  408. return status;
  409. }
  410. /**
  411. * @brief Set each @ref LL_I2S_InitTypeDef field to default value.
  412. * @param I2S_InitStruct pointer to a @ref LL_I2S_InitTypeDef structure
  413. * whose fields will be set to default values.
  414. * @retval None
  415. */
  416. void LL_I2S_StructInit(LL_I2S_InitTypeDef *I2S_InitStruct)
  417. {
  418. /*--------------- Reset I2S init structure parameters values -----------------*/
  419. I2S_InitStruct->Mode = LL_I2S_MODE_SLAVE_TX;
  420. I2S_InitStruct->Standard = LL_I2S_STANDARD_PHILIPS;
  421. I2S_InitStruct->DataFormat = LL_I2S_DATAFORMAT_16B;
  422. I2S_InitStruct->MCLKOutput = LL_I2S_MCLK_OUTPUT_DISABLE;
  423. I2S_InitStruct->AudioFreq = LL_I2S_AUDIOFREQ_DEFAULT;
  424. I2S_InitStruct->ClockPolarity = LL_I2S_POLARITY_LOW;
  425. }
  426. /**
  427. * @brief Set linear and parity prescaler.
  428. * @note To calculate value of PrescalerLinear(I2SDIV[7:0] bits) and PrescalerParity(ODD bit)\n
  429. * Check Audio frequency table and formulas inside Reference Manual (SPI/I2S).
  430. * @param SPIx SPI Instance
  431. * @param PrescalerLinear value: Min_Data=0x02 and Max_Data=0xFF.
  432. * @param PrescalerParity This parameter can be one of the following values:
  433. * @arg @ref LL_I2S_PRESCALER_PARITY_EVEN
  434. * @arg @ref LL_I2S_PRESCALER_PARITY_ODD
  435. * @retval None
  436. */
  437. void LL_I2S_ConfigPrescaler(SPI_TypeDef *SPIx, uint32_t PrescalerLinear, uint32_t PrescalerParity)
  438. {
  439. /* Check the I2S parameters */
  440. assert_param(IS_I2S_ALL_INSTANCE(SPIx));
  441. assert_param(IS_LL_I2S_PRESCALER_LINEAR(PrescalerLinear));
  442. assert_param(IS_LL_I2S_PRESCALER_PARITY(PrescalerParity));
  443. /* Write to SPIx I2SPR */
  444. MODIFY_REG(SPIx->I2SPR, SPI_I2SPR_I2SDIV | SPI_I2SPR_ODD, PrescalerLinear | (PrescalerParity << 8U));
  445. }
  446. /**
  447. * @}
  448. */
  449. /**
  450. * @}
  451. */
  452. /**
  453. * @}
  454. */
  455. #endif /* SPI_I2S_SUPPORT */
  456. #endif /* defined (SPI1) || defined (SPI2) || defined (SPI3) */
  457. /**
  458. * @}
  459. */
  460. #endif /* USE_FULL_LL_DRIVER */
  461. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/