stm32l1xx_ll_system.h 91 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970
  1. /**
  2. ******************************************************************************
  3. * @file stm32l1xx_ll_system.h
  4. * @author MCD Application Team
  5. * @brief Header file of SYSTEM LL module.
  6. @verbatim
  7. ==============================================================================
  8. ##### How to use this driver #####
  9. ==============================================================================
  10. [..]
  11. The LL SYSTEM driver contains a set of generic APIs that can be
  12. used by user:
  13. (+) Some of the FLASH features need to be handled in the SYSTEM file.
  14. (+) Access to DBGCMU registers
  15. (+) Access to SYSCFG registers
  16. (+) Access to Routing Interfaces registers
  17. @endverbatim
  18. ******************************************************************************
  19. * @attention
  20. *
  21. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  22. *
  23. * Redistribution and use in source and binary forms, with or without modification,
  24. * are permitted provided that the following conditions are met:
  25. * 1. Redistributions of source code must retain the above copyright notice,
  26. * this list of conditions and the following disclaimer.
  27. * 2. Redistributions in binary form must reproduce the above copyright notice,
  28. * this list of conditions and the following disclaimer in the documentation
  29. * and/or other materials provided with the distribution.
  30. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  31. * may be used to endorse or promote products derived from this software
  32. * without specific prior written permission.
  33. *
  34. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  35. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  36. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  37. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  38. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  39. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  40. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  41. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  42. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  43. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  44. *
  45. ******************************************************************************
  46. */
  47. /* Define to prevent recursive inclusion -------------------------------------*/
  48. #ifndef __STM32L1xx_LL_SYSTEM_H
  49. #define __STM32L1xx_LL_SYSTEM_H
  50. #ifdef __cplusplus
  51. extern "C" {
  52. #endif
  53. /* Includes ------------------------------------------------------------------*/
  54. #include "stm32l1xx.h"
  55. /** @addtogroup STM32L1xx_LL_Driver
  56. * @{
  57. */
  58. #if defined (FLASH) || defined (SYSCFG) || defined (DBGMCU) || defined(RI)
  59. /** @defgroup SYSTEM_LL SYSTEM
  60. * @{
  61. */
  62. /* Private types -------------------------------------------------------------*/
  63. /* Private variables ---------------------------------------------------------*/
  64. /* Private constants ---------------------------------------------------------*/
  65. /** @defgroup SYSTEM_LL_Private_Constants SYSTEM Private Constants
  66. * @{
  67. */
  68. /**
  69. * @brief Power-down in Run mode Flash key
  70. */
  71. #define FLASH_PDKEY1 (0x04152637U) /*!< Flash power down key1 */
  72. #define FLASH_PDKEY2 (0xFAFBFCFDU) /*!< Flash power down key2: used with FLASH_PDKEY1
  73. to unlock the RUN_PD bit in FLASH_ACR */
  74. /**
  75. * @}
  76. */
  77. /* Private macros ------------------------------------------------------------*/
  78. /* Exported types ------------------------------------------------------------*/
  79. /* Exported constants --------------------------------------------------------*/
  80. /** @defgroup SYSTEM_LL_Exported_Constants SYSTEM Exported Constants
  81. * @{
  82. */
  83. /** @defgroup SYSTEM_LL_EC_REMAP SYSCFG REMAP
  84. * @{
  85. */
  86. #define LL_SYSCFG_REMAP_FLASH (0x00000000U) /*<! Main Flash memory mapped at 0x00000000 */
  87. #define LL_SYSCFG_REMAP_SYSTEMFLASH SYSCFG_MEMRMP_MEM_MODE_0 /*<! System Flash memory mapped at 0x00000000 */
  88. #define LL_SYSCFG_REMAP_SRAM (SYSCFG_MEMRMP_MEM_MODE_1 | SYSCFG_MEMRMP_MEM_MODE_0) /*<! Embedded SRAM mapped at 0x00000000 */
  89. #if defined(FSMC_R_BASE)
  90. #define LL_SYSCFG_REMAP_FMC SYSCFG_MEMRMP_MEM_MODE_1 /*<! FSMC Bank1 (NOR/PSRAM 1 and 2) mapped at 0x00000000 */
  91. #endif /* FSMC_R_BASE */
  92. /**
  93. * @}
  94. */
  95. /** @defgroup SYSTEM_LL_EC_BOOT SYSCFG BOOT MODE
  96. * @{
  97. */
  98. #define LL_SYSCFG_BOOTMODE_FLASH (0x00000000U) /*<! Main Flash memory boot mode */
  99. #define LL_SYSCFG_BOOTMODE_SYSTEMFLASH SYSCFG_MEMRMP_BOOT_MODE_0 /*<! System Flash memory boot mode */
  100. #if defined(FSMC_BANK1)
  101. #define LL_SYSCFG_BOOTMODE_FSMC SYSCFG_MEMRMP_BOOT_MODE_1 /*<! FSMC boot mode */
  102. #endif /* FSMC_BANK1 */
  103. #define LL_SYSCFG_BOOTMODE_SRAM SYSCFG_MEMRMP_BOOT_MODE /*<! Embedded SRAM boot mode */
  104. /**
  105. * @}
  106. */
  107. #if defined(LCD)
  108. /** @defgroup SYSTEM_LL_EC_LCDCAPA SYSCFG LCD capacitance connection
  109. * @{
  110. */
  111. #define LL_SYSCFG_LCDCAPA_PB2 SYSCFG_PMC_LCD_CAPA_0 /*<! controls the connection of VLCDrail2 on PB2/LCD_VCAP2 */
  112. #define LL_SYSCFG_LCDCAPA_PB12 SYSCFG_PMC_LCD_CAPA_1 /*<! controls the connection of VLCDrail1 on PB12/LCD_VCAP1 */
  113. #define LL_SYSCFG_LCDCAPA_PB0 SYSCFG_PMC_LCD_CAPA_2 /*<! controls the connection of VLCDrail3 on PB0/LCD_VCAP3 */
  114. #define LL_SYSCFG_LCDCAPA_PE11 SYSCFG_PMC_LCD_CAPA_3 /*<! controls the connection of VLCDrail1 on PE11/LCD_VCAP1 */
  115. #define LL_SYSCFG_LCDCAPA_PE12 SYSCFG_PMC_LCD_CAPA_4 /*<! controls the connection of VLCDrail3 on PE12/LCD_VCAP3 */
  116. /**
  117. * @}
  118. */
  119. #endif /* LCD */
  120. /** @defgroup SYSTEM_LL_EC_EXTI SYSCFG EXTI PORT
  121. * @{
  122. */
  123. #define LL_SYSCFG_EXTI_PORTA 0U /*!< EXTI PORT A */
  124. #define LL_SYSCFG_EXTI_PORTB 1U /*!< EXTI PORT B */
  125. #define LL_SYSCFG_EXTI_PORTC 2U /*!< EXTI PORT C */
  126. #define LL_SYSCFG_EXTI_PORTD 3U /*!< EXTI PORT D */
  127. #if defined(GPIOE)
  128. #define LL_SYSCFG_EXTI_PORTE 4U /*!< EXTI PORT E */
  129. #endif /* GPIOE */
  130. #if defined(GPIOF)
  131. #define LL_SYSCFG_EXTI_PORTF 6U /*!< EXTI PORT F */
  132. #endif /* GPIOF */
  133. #if defined(GPIOG)
  134. #define LL_SYSCFG_EXTI_PORTG 7U /*!< EXTI PORT G */
  135. #endif /* GPIOG */
  136. #define LL_SYSCFG_EXTI_PORTH 5U /*!< EXTI PORT H */
  137. /**
  138. * @}
  139. */
  140. /** @addtogroup SYSTEM_LL_EC_SYSCFG EXTI LINE
  141. * @{
  142. */
  143. #define LL_SYSCFG_EXTI_LINE0 (uint32_t)(0x000FU << 16U | 0U) /* EXTI_POSITION_0 | EXTICR[0] */
  144. #define LL_SYSCFG_EXTI_LINE1 (uint32_t)(0x00F0U << 16U | 0U) /* EXTI_POSITION_4 | EXTICR[0] */
  145. #define LL_SYSCFG_EXTI_LINE2 (uint32_t)(0x0F00U << 16U | 0U) /* EXTI_POSITION_8 | EXTICR[0] */
  146. #define LL_SYSCFG_EXTI_LINE3 (uint32_t)(0xF000U << 16U | 0U) /* EXTI_POSITION_12 | EXTICR[0] */
  147. #define LL_SYSCFG_EXTI_LINE4 (uint32_t)(0x000FU << 16U | 1U) /* EXTI_POSITION_0 | EXTICR[1] */
  148. #define LL_SYSCFG_EXTI_LINE5 (uint32_t)(0x00F0U << 16U | 1U) /* EXTI_POSITION_4 | EXTICR[1] */
  149. #define LL_SYSCFG_EXTI_LINE6 (uint32_t)(0x0F00U << 16U | 1U) /* EXTI_POSITION_8 | EXTICR[1] */
  150. #define LL_SYSCFG_EXTI_LINE7 (uint32_t)(0xF000U << 16U | 1U) /* EXTI_POSITION_12 | EXTICR[1] */
  151. #define LL_SYSCFG_EXTI_LINE8 (uint32_t)(0x000FU << 16U | 2U) /* EXTI_POSITION_0 | EXTICR[2] */
  152. #define LL_SYSCFG_EXTI_LINE9 (uint32_t)(0x00F0U << 16U | 2U) /* EXTI_POSITION_4 | EXTICR[2] */
  153. #define LL_SYSCFG_EXTI_LINE10 (uint32_t)(0x0F00U << 16U | 2U) /* EXTI_POSITION_8 | EXTICR[2] */
  154. #define LL_SYSCFG_EXTI_LINE11 (uint32_t)(0xF000U << 16U | 2U) /* EXTI_POSITION_12 | EXTICR[2] */
  155. #define LL_SYSCFG_EXTI_LINE12 (uint32_t)(0x000FU << 16U | 3U) /* EXTI_POSITION_0 | EXTICR[3] */
  156. #define LL_SYSCFG_EXTI_LINE13 (uint32_t)(0x00F0U << 16U | 3U) /* EXTI_POSITION_4 | EXTICR[3] */
  157. #define LL_SYSCFG_EXTI_LINE14 (uint32_t)(0x0F00U << 16U | 3U) /* EXTI_POSITION_8 | EXTICR[3] */
  158. #define LL_SYSCFG_EXTI_LINE15 (uint32_t)(0xF000U << 16U | 3U) /* EXTI_POSITION_12 | EXTICR[3] */
  159. /**
  160. * @}
  161. */
  162. /** @defgroup SYSTEM_LL_EC_TRACE DBGMCU TRACE Pin Assignment
  163. * @{
  164. */
  165. #define LL_DBGMCU_TRACE_NONE 0x00000000U /*!< TRACE pins not assigned (default state) */
  166. #define LL_DBGMCU_TRACE_ASYNCH DBGMCU_CR_TRACE_IOEN /*!< TRACE pin assignment for Asynchronous Mode */
  167. #define LL_DBGMCU_TRACE_SYNCH_SIZE1 (DBGMCU_CR_TRACE_IOEN | DBGMCU_CR_TRACE_MODE_0) /*!< TRACE pin assignment for Synchronous Mode with a TRACEDATA size of 1 */
  168. #define LL_DBGMCU_TRACE_SYNCH_SIZE2 (DBGMCU_CR_TRACE_IOEN | DBGMCU_CR_TRACE_MODE_1) /*!< TRACE pin assignment for Synchronous Mode with a TRACEDATA size of 2 */
  169. #define LL_DBGMCU_TRACE_SYNCH_SIZE4 (DBGMCU_CR_TRACE_IOEN | DBGMCU_CR_TRACE_MODE) /*!< TRACE pin assignment for Synchronous Mode with a TRACEDATA size of 4 */
  170. /**
  171. * @}
  172. */
  173. /** @defgroup SYSTEM_LL_EC_APB1_GRP1_STOP_IP DBGMCU APB1 GRP1 STOP IP
  174. * @{
  175. */
  176. #define LL_DBGMCU_APB1_GRP1_TIM2_STOP DBGMCU_APB1_FZ_DBG_TIM2_STOP /*!< TIM2 counter stopped when core is halted */
  177. #define LL_DBGMCU_APB1_GRP1_TIM3_STOP DBGMCU_APB1_FZ_DBG_TIM3_STOP /*!< TIM3 counter stopped when core is halted */
  178. #define LL_DBGMCU_APB1_GRP1_TIM4_STOP DBGMCU_APB1_FZ_DBG_TIM4_STOP /*!< TIM4 counter stopped when core is halted */
  179. #if defined (DBGMCU_APB1_FZ_DBG_TIM5_STOP)
  180. #define LL_DBGMCU_APB1_GRP1_TIM5_STOP DBGMCU_APB1_FZ_DBG_TIM5_STOP /*!< TIM5 counter stopped when core is halted */
  181. #endif /* DBGMCU_APB1_FZ_DBG_TIM5_STOP */
  182. #define LL_DBGMCU_APB1_GRP1_TIM6_STOP DBGMCU_APB1_FZ_DBG_TIM6_STOP /*!< TIM6 counter stopped when core is halted */
  183. #define LL_DBGMCU_APB1_GRP1_TIM7_STOP DBGMCU_APB1_FZ_DBG_TIM7_STOP /*!< TIM7 counter stopped when core is halted */
  184. #if defined (DBGMCU_APB1_FZ_DBG_RTC_STOP)
  185. #define LL_DBGMCU_APB1_GRP1_RTC_STOP DBGMCU_APB1_FZ_DBG_RTC_STOP /*!< RTC Counter stopped when Core is halted */
  186. #endif /* DBGMCU_APB1_FZ_DBG_RTC_STOP */
  187. #define LL_DBGMCU_APB1_GRP1_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP /*!< Debug Window Watchdog stopped when Core is halted */
  188. #define LL_DBGMCU_APB1_GRP1_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP /*!< Debug Independent Watchdog stopped when Core is halted */
  189. #define LL_DBGMCU_APB1_GRP1_I2C1_STOP DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT /*!< I2C1 SMBUS timeout mode stopped when Core is halted */
  190. #define LL_DBGMCU_APB1_GRP1_I2C2_STOP DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT /*!< I2C2 SMBUS timeout mode stopped when Core is halted */
  191. /**
  192. * @}
  193. */
  194. /** @defgroup SYSTEM_LL_EC_APB2_GRP1_STOP_IP DBGMCU APB2 GRP1 STOP IP
  195. * @{
  196. */
  197. #define LL_DBGMCU_APB2_GRP1_TIM9_STOP DBGMCU_APB2_FZ_DBG_TIM9_STOP /*!< TIM9 counter stopped when core is halted */
  198. #define LL_DBGMCU_APB2_GRP1_TIM10_STOP DBGMCU_APB2_FZ_DBG_TIM10_STOP /*!< TIM10 counter stopped when core is halted */
  199. #define LL_DBGMCU_APB2_GRP1_TIM11_STOP DBGMCU_APB2_FZ_DBG_TIM11_STOP /*!< TIM11 counter stopped when core is halted */
  200. /**
  201. * @}
  202. */
  203. /** @defgroup SYSTEM_LL_EC_TIM_SELECT RI TIM selection
  204. * @{
  205. */
  206. #define LL_RI_TIM_SELECT_NONE (0x00000000U) /*!< No timer selected */
  207. #define LL_RI_TIM_SELECT_TIM2 RI_ICR_TIM_0 /*!< Timer 2 selected */
  208. #define LL_RI_TIM_SELECT_TIM3 RI_ICR_TIM_1 /*!< Timer 3 selected */
  209. #define LL_RI_TIM_SELECT_TIM4 RI_ICR_TIM /*!< Timer 4 selected */
  210. /**
  211. * @}
  212. */
  213. /** @defgroup SYSTEM_LL_EC_INPUTCAPTURE RI Input Capture number
  214. * @{
  215. */
  216. #define LL_RI_INPUTCAPTURE_1 (RI_ICR_IC1 | RI_ICR_IC1OS) /*!< Input Capture 1 select output */
  217. #define LL_RI_INPUTCAPTURE_2 (RI_ICR_IC2 | RI_ICR_IC2OS) /*!< Input Capture 2 select output */
  218. #define LL_RI_INPUTCAPTURE_3 (RI_ICR_IC3 | RI_ICR_IC3OS) /*!< Input Capture 3 select output */
  219. #define LL_RI_INPUTCAPTURE_4 (RI_ICR_IC4 | RI_ICR_IC4OS) /*!< Input Capture 4 select output */
  220. /**
  221. * @}
  222. */
  223. /** @defgroup SYSTEM_LL_EC_INPUTCAPTUREROUTING RI Input Capture Routing
  224. * @{
  225. */
  226. /* TIMx_IC1 TIMx_IC2 TIMx_IC3 TIMx_IC4 */
  227. #define LL_RI_INPUTCAPTUREROUTING_0 (0x00000000U) /*!< PA0 PA1 PA2 PA3 */
  228. #define LL_RI_INPUTCAPTUREROUTING_1 (0x00000001U) /*!< PA4 PA5 PA6 PA7 */
  229. #define LL_RI_INPUTCAPTUREROUTING_2 (0x00000002U) /*!< PA8 PA9 PA10 PA11 */
  230. #define LL_RI_INPUTCAPTUREROUTING_3 (0x00000003U) /*!< PA12 PA13 PA14 PA15 */
  231. #define LL_RI_INPUTCAPTUREROUTING_4 (0x00000004U) /*!< PC0 PC1 PC2 PC3 */
  232. #define LL_RI_INPUTCAPTUREROUTING_5 (0x00000005U) /*!< PC4 PC5 PC6 PC7 */
  233. #define LL_RI_INPUTCAPTUREROUTING_6 (0x00000006U) /*!< PC8 PC9 PC10 PC11 */
  234. #define LL_RI_INPUTCAPTUREROUTING_7 (0x00000007U) /*!< PC12 PC13 PC14 PC15 */
  235. #define LL_RI_INPUTCAPTUREROUTING_8 (0x00000008U) /*!< PD0 PD1 PD2 PD3 */
  236. #define LL_RI_INPUTCAPTUREROUTING_9 (0x00000009U) /*!< PD4 PD5 PD6 PD7 */
  237. #define LL_RI_INPUTCAPTUREROUTING_10 (0x0000000AU) /*!< PD8 PD9 PD10 PD11 */
  238. #define LL_RI_INPUTCAPTUREROUTING_11 (0x0000000BU) /*!< PD12 PD13 PD14 PD15 */
  239. #if defined(GPIOE)
  240. #define LL_RI_INPUTCAPTUREROUTING_12 (0x0000000CU) /*!< PE0 PE1 PE2 PE3 */
  241. #define LL_RI_INPUTCAPTUREROUTING_13 (0x0000000DU) /*!< PE4 PE5 PE6 PE7 */
  242. #define LL_RI_INPUTCAPTUREROUTING_14 (0x0000000EU) /*!< PE8 PE9 PE10 PE11 */
  243. #define LL_RI_INPUTCAPTUREROUTING_15 (0x0000000FU) /*!< PE12 PE13 PE14 PE15 */
  244. #endif /* GPIOE */
  245. /**
  246. * @}
  247. */
  248. /** @defgroup SYSTEM_LL_EC_IOSWITCH_LINKED_ADC RI IO Switch linked to ADC
  249. * @{
  250. */
  251. #define LL_RI_IOSWITCH_CH0 RI_ASCR1_CH_0 /*!< CH[3:0] GR1[4:1]: I/O Analog switch control */
  252. #define LL_RI_IOSWITCH_CH1 RI_ASCR1_CH_1 /*!< CH[3:0] GR1[4:1]: I/O Analog switch control */
  253. #define LL_RI_IOSWITCH_CH2 RI_ASCR1_CH_2 /*!< CH[3:0] GR1[4:1]: I/O Analog switch control */
  254. #define LL_RI_IOSWITCH_CH3 RI_ASCR1_CH_3 /*!< CH[3:0] GR1[4:1]: I/O Analog switch control */
  255. #define LL_RI_IOSWITCH_CH4 RI_ASCR1_CH_4 /*!< CH4: Analog switch control */
  256. #define LL_RI_IOSWITCH_CH5 RI_ASCR1_CH_5 /*!< CH5: Comparator 1 analog switch*/
  257. #define LL_RI_IOSWITCH_CH6 RI_ASCR1_CH_6 /*!< CH[7:6] GR2[2:1]: I/O Analog switch control */
  258. #define LL_RI_IOSWITCH_CH7 RI_ASCR1_CH_7 /*!< CH[7:6] GR2[2:1]: I/O Analog switch control */
  259. #define LL_RI_IOSWITCH_CH8 RI_ASCR1_CH_8 /*!< CH[9:8] GR3[2:1]: I/O Analog switch control */
  260. #define LL_RI_IOSWITCH_CH9 RI_ASCR1_CH_9 /*!< CH[9:8] GR3[2:1]: I/O Analog switch control */
  261. #define LL_RI_IOSWITCH_CH10 RI_ASCR1_CH_10 /*!< CH[13:10] GR8[4:1]: I/O Analog switch control */
  262. #define LL_RI_IOSWITCH_CH11 RI_ASCR1_CH_11 /*!< CH[13:10] GR8[4:1]: I/O Analog switch control */
  263. #define LL_RI_IOSWITCH_CH12 RI_ASCR1_CH_12 /*!< CH[13:10] GR8[4:1]: I/O Analog switch control */
  264. #define LL_RI_IOSWITCH_CH13 RI_ASCR1_CH_13 /*!< CH[13:10] GR8[4:1]: I/O Analog switch control */
  265. #define LL_RI_IOSWITCH_CH14 RI_ASCR1_CH_14 /*!< CH[15:14] GR9[2:1]: I/O Analog switch control */
  266. #define LL_RI_IOSWITCH_CH15 RI_ASCR1_CH_15 /*!< CH[15:14] GR9[2:1]: I/O Analog switch control */
  267. #define LL_RI_IOSWITCH_CH18 RI_ASCR1_CH_18 /*!< CH[21:18]/GR7[4:1]: I/O Analog switch control */
  268. #define LL_RI_IOSWITCH_CH19 RI_ASCR1_CH_19 /*!< CH[21:18]/GR7[4:1]: I/O Analog switch control */
  269. #define LL_RI_IOSWITCH_CH20 RI_ASCR1_CH_20 /*!< CH[21:18]/GR7[4:1]: I/O Analog switch control */
  270. #define LL_RI_IOSWITCH_CH21 RI_ASCR1_CH_21 /*!< CH[21:18]/GR7[4:1]: I/O Analog switch control */
  271. #define LL_RI_IOSWITCH_CH22 RI_ASCR1_CH_22 /*!< Analog I/O switch control of channels CH22 */
  272. #define LL_RI_IOSWITCH_CH23 RI_ASCR1_CH_23 /*!< Analog I/O switch control of channels CH23 */
  273. #define LL_RI_IOSWITCH_CH24 RI_ASCR1_CH_24 /*!< Analog I/O switch control of channels CH24 */
  274. #define LL_RI_IOSWITCH_CH25 RI_ASCR1_CH_25 /*!< Analog I/O switch control of channels CH25 */
  275. #define LL_RI_IOSWITCH_VCOMP RI_ASCR1_VCOMP /*!< VCOMP (ADC channel 26) is an internal switch
  276. used to connect selected channel to COMP1 non inverting input */
  277. #if defined(RI_ASCR1_CH_27)
  278. #define LL_RI_IOSWITCH_CH27 RI_ASCR1_CH_27 /*!< CH[30:27]/GR11[4:1]: I/O Analog switch control */
  279. #define LL_RI_IOSWITCH_CH28 RI_ASCR1_CH_28 /*!< CH[30:27]/GR11[4:1]: I/O Analog switch control */
  280. #define LL_RI_IOSWITCH_CH29 RI_ASCR1_CH_29 /*!< CH[30:27]/GR11[4:1]: I/O Analog switch control */
  281. #define LL_RI_IOSWITCH_CH30 RI_ASCR1_CH_30 /*!< CH[30:27]/GR11[4:1]: I/O Analog switch control */
  282. #define LL_RI_IOSWITCH_CH31 RI_ASCR1_CH_31 /*!< CH31/GR11-5 I/O Analog switch control */
  283. #endif /* RI_ASCR1_CH_27 */
  284. /**
  285. * @}
  286. */
  287. /** @defgroup SYSTEM_LL_EC_IOSWITCH_NOT_LINKED_ADC RI IO Switch not linked to ADC
  288. * @{
  289. */
  290. #define LL_RI_IOSWITCH_GR10_1 RI_ASCR2_GR10_1 /*!< GR10-1 I/O analog switch control */
  291. #define LL_RI_IOSWITCH_GR10_2 RI_ASCR2_GR10_2 /*!< GR10-2 I/O analog switch control */
  292. #define LL_RI_IOSWITCH_GR10_3 RI_ASCR2_GR10_3 /*!< GR10-3 I/O analog switch control */
  293. #define LL_RI_IOSWITCH_GR10_4 RI_ASCR2_GR10_4 /*!< GR10-4 I/O analog switch control */
  294. #define LL_RI_IOSWITCH_GR6_1 RI_ASCR2_GR6_1 /*!< GR6-1 I/O analog switch control */
  295. #define LL_RI_IOSWITCH_GR6_2 RI_ASCR2_GR6_2 /*!< GR6-2 I/O analog switch control */
  296. #define LL_RI_IOSWITCH_GR5_1 RI_ASCR2_GR5_1 /*!< GR5-1 I/O analog switch control */
  297. #define LL_RI_IOSWITCH_GR5_2 RI_ASCR2_GR5_2 /*!< GR5-2 I/O analog switch control */
  298. #define LL_RI_IOSWITCH_GR5_3 RI_ASCR2_GR5_3 /*!< GR5-3 I/O analog switch control */
  299. #define LL_RI_IOSWITCH_GR4_1 RI_ASCR2_GR4_1 /*!< GR4-1 I/O analog switch control */
  300. #define LL_RI_IOSWITCH_GR4_2 RI_ASCR2_GR4_2 /*!< GR4-2 I/O analog switch control */
  301. #define LL_RI_IOSWITCH_GR4_3 RI_ASCR2_GR4_3 /*!< GR4-3 I/O analog switch control */
  302. #if defined(RI_ASCR2_CH0b)
  303. #define LL_RI_IOSWITCH_CH0b RI_ASCR2_CH0b /*!< CH0b-GR03-3 I/O analog switch control */
  304. #if defined(RI_ASCR2_CH1b)
  305. #define LL_RI_IOSWITCH_CH1b RI_ASCR2_CH1b /*!< CH1b-GR03-4 I/O analog switch control */
  306. #define LL_RI_IOSWITCH_CH2b RI_ASCR2_CH2b /*!< CH2b-GR03-5 I/O analog switch control */
  307. #define LL_RI_IOSWITCH_CH3b RI_ASCR2_CH3b /*!< CH3b-GR09-3 I/O analog switch control */
  308. #define LL_RI_IOSWITCH_CH6b RI_ASCR2_CH6b /*!< CH6b-GR09-4 I/O analog switch control */
  309. #define LL_RI_IOSWITCH_CH7b RI_ASCR2_CH7b /*!< CH7b-GR02-3 I/O analog switch control */
  310. #define LL_RI_IOSWITCH_CH8b RI_ASCR2_CH8b /*!< CH8b-GR02-4 I/O analog switch control */
  311. #define LL_RI_IOSWITCH_CH9b RI_ASCR2_CH9b /*!< CH9b-GR02-5 I/O analog switch control */
  312. #define LL_RI_IOSWITCH_CH10b RI_ASCR2_CH10b /*!< CH10b-GR07-5 I/O analog switch control */
  313. #define LL_RI_IOSWITCH_CH11b RI_ASCR2_CH11b /*!< CH11b-GR07-6 I/O analog switch control */
  314. #define LL_RI_IOSWITCH_CH12b RI_ASCR2_CH12b /*!< CH12b-GR07-7 I/O analog switch control */
  315. #endif /* RI_ASCR2_CH1b */
  316. #define LL_RI_IOSWITCH_GR6_3 RI_ASCR2_GR6_3 /*!< GR6-3 I/O analog switch control */
  317. #define LL_RI_IOSWITCH_GR6_4 RI_ASCR2_GR6_4 /*!< GR6-4 I/O analog switch control */
  318. #endif /* RI_ASCR2_CH0b */
  319. /**
  320. * @}
  321. */
  322. /** @defgroup SYSTEM_LL_EC_HSYTERESIS_PORT RI HSYTERESIS PORT
  323. * @{
  324. */
  325. #define LL_RI_HSYTERESIS_PORT_A 0U /*!< HYSTERESIS PORT A */
  326. #define LL_RI_HSYTERESIS_PORT_B 1U /*!< HYSTERESIS PORT B */
  327. #define LL_RI_HSYTERESIS_PORT_C 2U /*!< HYSTERESIS PORT C */
  328. #define LL_RI_HSYTERESIS_PORT_D 3U /*!< HYSTERESIS PORT D */
  329. #if defined(GPIOE)
  330. #define LL_RI_HSYTERESIS_PORT_E 4U /*!< HYSTERESIS PORT E */
  331. #endif /* GPIOE */
  332. #if defined(GPIOF)
  333. #define LL_RI_HSYTERESIS_PORT_F 5U /*!< HYSTERESIS PORT F */
  334. #endif /* GPIOF */
  335. #if defined(GPIOG)
  336. #define LL_RI_HSYTERESIS_PORT_G 6U /*!< HYSTERESIS PORT G */
  337. #endif /* GPIOG */
  338. /**
  339. * @}
  340. */
  341. /** @defgroup SYSTEM_LL_EC_PIN RI PIN
  342. * @{
  343. */
  344. #define LL_RI_PIN_0 ((uint16_t)0x0001U) /*!< Pin 0 selected */
  345. #define LL_RI_PIN_1 ((uint16_t)0x0002U) /*!< Pin 1 selected */
  346. #define LL_RI_PIN_2 ((uint16_t)0x0004U) /*!< Pin 2 selected */
  347. #define LL_RI_PIN_3 ((uint16_t)0x0008U) /*!< Pin 3 selected */
  348. #define LL_RI_PIN_4 ((uint16_t)0x0010U) /*!< Pin 4 selected */
  349. #define LL_RI_PIN_5 ((uint16_t)0x0020U) /*!< Pin 5 selected */
  350. #define LL_RI_PIN_6 ((uint16_t)0x0040U) /*!< Pin 6 selected */
  351. #define LL_RI_PIN_7 ((uint16_t)0x0080U) /*!< Pin 7 selected */
  352. #define LL_RI_PIN_8 ((uint16_t)0x0100U) /*!< Pin 8 selected */
  353. #define LL_RI_PIN_9 ((uint16_t)0x0200U) /*!< Pin 9 selected */
  354. #define LL_RI_PIN_10 ((uint16_t)0x0400U) /*!< Pin 10 selected */
  355. #define LL_RI_PIN_11 ((uint16_t)0x0800U) /*!< Pin 11 selected */
  356. #define LL_RI_PIN_12 ((uint16_t)0x1000U) /*!< Pin 12 selected */
  357. #define LL_RI_PIN_13 ((uint16_t)0x2000U) /*!< Pin 13 selected */
  358. #define LL_RI_PIN_14 ((uint16_t)0x4000U) /*!< Pin 14 selected */
  359. #define LL_RI_PIN_15 ((uint16_t)0x8000U) /*!< Pin 15 selected */
  360. #define LL_RI_PIN_ALL ((uint16_t)0xFFFFU) /*!< All pins selected */
  361. /**
  362. * @}
  363. */
  364. #if defined(RI_ASMR1_PA)
  365. /** @defgroup SYSTEM_LL_EC_PORT RI PORT
  366. * @{
  367. */
  368. #define LL_RI_PORT_A 0U /*!< PORT A */
  369. #define LL_RI_PORT_B 1U /*!< PORT B */
  370. #define LL_RI_PORT_C 2U /*!< PORT C */
  371. #if defined(GPIOF)
  372. #define LL_RI_PORT_F 3U /*!< PORT F */
  373. #endif /* GPIOF */
  374. #if defined(GPIOG)
  375. #define LL_RI_PORT_G 4U /*!< PORT G */
  376. #endif /* GPIOG */
  377. /**
  378. * @}
  379. */
  380. #endif /* RI_ASMR1_PA */
  381. /** @defgroup SYSTEM_LL_EC_LATENCY FLASH LATENCY
  382. * @{
  383. */
  384. #define LL_FLASH_LATENCY_0 0x00000000U /*!< FLASH Zero Latency cycle */
  385. #define LL_FLASH_LATENCY_1 FLASH_ACR_LATENCY /*!< FLASH One Latency cycle */
  386. /**
  387. * @}
  388. */
  389. /**
  390. * @}
  391. */
  392. /* Exported macro ------------------------------------------------------------*/
  393. /* Exported functions --------------------------------------------------------*/
  394. /** @defgroup SYSTEM_LL_Exported_Functions SYSTEM Exported Functions
  395. * @{
  396. */
  397. /** @defgroup SYSTEM_LL_EF_SYSCFG SYSCFG
  398. * @{
  399. */
  400. /**
  401. * @brief Set memory mapping at address 0x00000000
  402. * @rmtoll SYSCFG_MEMRMP MEM_MODE LL_SYSCFG_SetRemapMemory
  403. * @param Memory This parameter can be one of the following values:
  404. * @arg @ref LL_SYSCFG_REMAP_FLASH
  405. * @arg @ref LL_SYSCFG_REMAP_SYSTEMFLASH
  406. * @arg @ref LL_SYSCFG_REMAP_SRAM
  407. * @arg @ref LL_SYSCFG_REMAP_FMC (*)
  408. *
  409. * (*) value not defined in all devices
  410. * @retval None
  411. */
  412. __STATIC_INLINE void LL_SYSCFG_SetRemapMemory(uint32_t Memory)
  413. {
  414. MODIFY_REG(SYSCFG->MEMRMP, SYSCFG_MEMRMP_MEM_MODE, Memory);
  415. }
  416. /**
  417. * @brief Get memory mapping at address 0x00000000
  418. * @rmtoll SYSCFG_MEMRMP MEM_MODE LL_SYSCFG_GetRemapMemory
  419. * @retval Returned value can be one of the following values:
  420. * @arg @ref LL_SYSCFG_REMAP_FLASH
  421. * @arg @ref LL_SYSCFG_REMAP_SYSTEMFLASH
  422. * @arg @ref LL_SYSCFG_REMAP_SRAM
  423. * @arg @ref LL_SYSCFG_REMAP_FMC (*)
  424. *
  425. * (*) value not defined in all devices.
  426. */
  427. __STATIC_INLINE uint32_t LL_SYSCFG_GetRemapMemory(void)
  428. {
  429. return (uint32_t)(READ_BIT(SYSCFG->MEMRMP, SYSCFG_MEMRMP_MEM_MODE));
  430. }
  431. /**
  432. * @brief Return the boot mode as configured by user.
  433. * @rmtoll SYSCFG_MEMRMP BOOT_MODE LL_SYSCFG_GetBootMode
  434. * @retval Returned value can be one of the following values:
  435. * @arg @ref LL_SYSCFG_BOOTMODE_FLASH
  436. * @arg @ref LL_SYSCFG_BOOTMODE_SYSTEMFLASH
  437. * @arg @ref LL_SYSCFG_BOOTMODE_FSMC (*)
  438. * @arg @ref LL_SYSCFG_BOOTMODE_SRAM
  439. *
  440. * (*) value not defined in all devices.
  441. */
  442. __STATIC_INLINE uint32_t LL_SYSCFG_GetBootMode(void)
  443. {
  444. return (uint32_t)(READ_BIT(SYSCFG->MEMRMP, SYSCFG_MEMRMP_BOOT_MODE));
  445. }
  446. /**
  447. * @brief Enable internal pull-up on USB DP line.
  448. * @rmtoll SYSCFG_PMC USB_PU LL_SYSCFG_EnableUSBPullUp
  449. * @retval None
  450. */
  451. __STATIC_INLINE void LL_SYSCFG_EnableUSBPullUp(void)
  452. {
  453. SET_BIT(SYSCFG->PMC, SYSCFG_PMC_USB_PU);
  454. }
  455. /**
  456. * @brief Disable internal pull-up on USB DP line.
  457. * @rmtoll SYSCFG_PMC USB_PU LL_SYSCFG_DisableUSBPullUp
  458. * @retval None
  459. */
  460. __STATIC_INLINE void LL_SYSCFG_DisableUSBPullUp(void)
  461. {
  462. CLEAR_BIT(SYSCFG->PMC, SYSCFG_PMC_USB_PU);
  463. }
  464. #if defined(LCD)
  465. /**
  466. * @brief Enable decoupling capacitance connection.
  467. * @rmtoll SYSCFG_PMC LCD_CAPA LL_SYSCFG_EnableLCDCapacitanceConnection
  468. * @param Pin This parameter can be a combination of the following values:
  469. * @arg @ref LL_SYSCFG_LCDCAPA_PB2
  470. * @arg @ref LL_SYSCFG_LCDCAPA_PB12
  471. * @arg @ref LL_SYSCFG_LCDCAPA_PB0
  472. * @arg @ref LL_SYSCFG_LCDCAPA_PE11
  473. * @arg @ref LL_SYSCFG_LCDCAPA_PE12
  474. * @retval None
  475. */
  476. __STATIC_INLINE void LL_SYSCFG_EnableLCDCapacitanceConnection(uint32_t Pin)
  477. {
  478. SET_BIT(SYSCFG->PMC, Pin);
  479. }
  480. /**
  481. * @brief DIsable decoupling capacitance connection.
  482. * @rmtoll SYSCFG_PMC LCD_CAPA LL_SYSCFG_DisableLCDCapacitanceConnection
  483. * @param Pin This parameter can be a combination of the following values:
  484. * @arg @ref LL_SYSCFG_LCDCAPA_PB2
  485. * @arg @ref LL_SYSCFG_LCDCAPA_PB12
  486. * @arg @ref LL_SYSCFG_LCDCAPA_PB0
  487. * @arg @ref LL_SYSCFG_LCDCAPA_PE11
  488. * @arg @ref LL_SYSCFG_LCDCAPA_PE12
  489. * @retval None
  490. */
  491. __STATIC_INLINE void LL_SYSCFG_DisableLCDCapacitanceConnection(uint32_t Pin)
  492. {
  493. CLEAR_BIT(SYSCFG->PMC, Pin);
  494. }
  495. #endif /* LCD */
  496. /**
  497. * @brief Configure source input for the EXTI external interrupt.
  498. * @rmtoll SYSCFG_EXTICR1 EXTI0 LL_SYSCFG_SetEXTISource\n
  499. * SYSCFG_EXTICR1 EXTI1 LL_SYSCFG_SetEXTISource\n
  500. * SYSCFG_EXTICR1 EXTI2 LL_SYSCFG_SetEXTISource\n
  501. * SYSCFG_EXTICR1 EXTI3 LL_SYSCFG_SetEXTISource\n
  502. * SYSCFG_EXTICR1 EXTI4 LL_SYSCFG_SetEXTISource\n
  503. * SYSCFG_EXTICR1 EXTI5 LL_SYSCFG_SetEXTISource\n
  504. * SYSCFG_EXTICR1 EXTI6 LL_SYSCFG_SetEXTISource\n
  505. * SYSCFG_EXTICR1 EXTI7 LL_SYSCFG_SetEXTISource\n
  506. * SYSCFG_EXTICR1 EXTI8 LL_SYSCFG_SetEXTISource\n
  507. * SYSCFG_EXTICR1 EXTI9 LL_SYSCFG_SetEXTISource\n
  508. * SYSCFG_EXTICR1 EXTI10 LL_SYSCFG_SetEXTISource\n
  509. * SYSCFG_EXTICR1 EXTI11 LL_SYSCFG_SetEXTISource\n
  510. * SYSCFG_EXTICR1 EXTI12 LL_SYSCFG_SetEXTISource\n
  511. * SYSCFG_EXTICR1 EXTI13 LL_SYSCFG_SetEXTISource\n
  512. * SYSCFG_EXTICR1 EXTI14 LL_SYSCFG_SetEXTISource\n
  513. * SYSCFG_EXTICR1 EXTI15 LL_SYSCFG_SetEXTISource\n
  514. * SYSCFG_EXTICR2 EXTI0 LL_SYSCFG_SetEXTISource\n
  515. * SYSCFG_EXTICR2 EXTI1 LL_SYSCFG_SetEXTISource\n
  516. * SYSCFG_EXTICR2 EXTI2 LL_SYSCFG_SetEXTISource\n
  517. * SYSCFG_EXTICR2 EXTI3 LL_SYSCFG_SetEXTISource\n
  518. * SYSCFG_EXTICR2 EXTI4 LL_SYSCFG_SetEXTISource\n
  519. * SYSCFG_EXTICR2 EXTI5 LL_SYSCFG_SetEXTISource\n
  520. * SYSCFG_EXTICR2 EXTI6 LL_SYSCFG_SetEXTISource\n
  521. * SYSCFG_EXTICR2 EXTI7 LL_SYSCFG_SetEXTISource\n
  522. * SYSCFG_EXTICR2 EXTI8 LL_SYSCFG_SetEXTISource\n
  523. * SYSCFG_EXTICR2 EXTI9 LL_SYSCFG_SetEXTISource\n
  524. * SYSCFG_EXTICR2 EXTI10 LL_SYSCFG_SetEXTISource\n
  525. * SYSCFG_EXTICR2 EXTI11 LL_SYSCFG_SetEXTISource\n
  526. * SYSCFG_EXTICR2 EXTI12 LL_SYSCFG_SetEXTISource\n
  527. * SYSCFG_EXTICR2 EXTI13 LL_SYSCFG_SetEXTISource\n
  528. * SYSCFG_EXTICR2 EXTI14 LL_SYSCFG_SetEXTISource\n
  529. * SYSCFG_EXTICR2 EXTI15 LL_SYSCFG_SetEXTISource\n
  530. * SYSCFG_EXTICR3 EXTI0 LL_SYSCFG_SetEXTISource\n
  531. * SYSCFG_EXTICR3 EXTI1 LL_SYSCFG_SetEXTISource\n
  532. * SYSCFG_EXTICR3 EXTI2 LL_SYSCFG_SetEXTISource\n
  533. * SYSCFG_EXTICR3 EXTI3 LL_SYSCFG_SetEXTISource\n
  534. * SYSCFG_EXTICR3 EXTI4 LL_SYSCFG_SetEXTISource\n
  535. * SYSCFG_EXTICR3 EXTI5 LL_SYSCFG_SetEXTISource\n
  536. * SYSCFG_EXTICR3 EXTI6 LL_SYSCFG_SetEXTISource\n
  537. * SYSCFG_EXTICR3 EXTI7 LL_SYSCFG_SetEXTISource\n
  538. * SYSCFG_EXTICR3 EXTI8 LL_SYSCFG_SetEXTISource\n
  539. * SYSCFG_EXTICR3 EXTI9 LL_SYSCFG_SetEXTISource\n
  540. * SYSCFG_EXTICR3 EXTI10 LL_SYSCFG_SetEXTISource\n
  541. * SYSCFG_EXTICR3 EXTI11 LL_SYSCFG_SetEXTISource\n
  542. * SYSCFG_EXTICR3 EXTI12 LL_SYSCFG_SetEXTISource\n
  543. * SYSCFG_EXTICR3 EXTI13 LL_SYSCFG_SetEXTISource\n
  544. * SYSCFG_EXTICR3 EXTI14 LL_SYSCFG_SetEXTISource\n
  545. * SYSCFG_EXTICR3 EXTI15 LL_SYSCFG_SetEXTISource\n
  546. * SYSCFG_EXTICR4 EXTI0 LL_SYSCFG_SetEXTISource\n
  547. * SYSCFG_EXTICR4 EXTI1 LL_SYSCFG_SetEXTISource\n
  548. * SYSCFG_EXTICR4 EXTI2 LL_SYSCFG_SetEXTISource\n
  549. * SYSCFG_EXTICR4 EXTI3 LL_SYSCFG_SetEXTISource\n
  550. * SYSCFG_EXTICR4 EXTI4 LL_SYSCFG_SetEXTISource\n
  551. * SYSCFG_EXTICR4 EXTI5 LL_SYSCFG_SetEXTISource\n
  552. * SYSCFG_EXTICR4 EXTI6 LL_SYSCFG_SetEXTISource\n
  553. * SYSCFG_EXTICR4 EXTI7 LL_SYSCFG_SetEXTISource\n
  554. * SYSCFG_EXTICR4 EXTI8 LL_SYSCFG_SetEXTISource\n
  555. * SYSCFG_EXTICR4 EXTI9 LL_SYSCFG_SetEXTISource\n
  556. * SYSCFG_EXTICR4 EXTI10 LL_SYSCFG_SetEXTISource\n
  557. * SYSCFG_EXTICR4 EXTI11 LL_SYSCFG_SetEXTISource\n
  558. * SYSCFG_EXTICR4 EXTI12 LL_SYSCFG_SetEXTISource\n
  559. * SYSCFG_EXTICR4 EXTI13 LL_SYSCFG_SetEXTISource\n
  560. * SYSCFG_EXTICR4 EXTI14 LL_SYSCFG_SetEXTISource\n
  561. * SYSCFG_EXTICR4 EXTI15 LL_SYSCFG_SetEXTISource
  562. * @param Port This parameter can be one of the following values:
  563. * @arg @ref LL_SYSCFG_EXTI_PORTA
  564. * @arg @ref LL_SYSCFG_EXTI_PORTB
  565. * @arg @ref LL_SYSCFG_EXTI_PORTC
  566. * @arg @ref LL_SYSCFG_EXTI_PORTD
  567. * @arg @ref LL_SYSCFG_EXTI_PORTE (*)
  568. * @arg @ref LL_SYSCFG_EXTI_PORTF (*)
  569. * @arg @ref LL_SYSCFG_EXTI_PORTG (*)
  570. * @arg @ref LL_SYSCFG_EXTI_PORTH
  571. *
  572. * (*) value not defined in all devices.
  573. * @param Line This parameter can be one of the following values:
  574. * @arg @ref LL_SYSCFG_EXTI_LINE0
  575. * @arg @ref LL_SYSCFG_EXTI_LINE1
  576. * @arg @ref LL_SYSCFG_EXTI_LINE2
  577. * @arg @ref LL_SYSCFG_EXTI_LINE3
  578. * @arg @ref LL_SYSCFG_EXTI_LINE4
  579. * @arg @ref LL_SYSCFG_EXTI_LINE5
  580. * @arg @ref LL_SYSCFG_EXTI_LINE6
  581. * @arg @ref LL_SYSCFG_EXTI_LINE7
  582. * @arg @ref LL_SYSCFG_EXTI_LINE8
  583. * @arg @ref LL_SYSCFG_EXTI_LINE9
  584. * @arg @ref LL_SYSCFG_EXTI_LINE10
  585. * @arg @ref LL_SYSCFG_EXTI_LINE11
  586. * @arg @ref LL_SYSCFG_EXTI_LINE12
  587. * @arg @ref LL_SYSCFG_EXTI_LINE13
  588. * @arg @ref LL_SYSCFG_EXTI_LINE14
  589. * @arg @ref LL_SYSCFG_EXTI_LINE15
  590. * @retval None
  591. */
  592. __STATIC_INLINE void LL_SYSCFG_SetEXTISource(uint32_t Port, uint32_t Line)
  593. {
  594. MODIFY_REG(SYSCFG->EXTICR[Line & 0xFF], (Line >> 16), Port << POSITION_VAL((Line >> 16)));
  595. }
  596. /**
  597. * @brief Get the configured defined for specific EXTI Line
  598. * @rmtoll SYSCFG_EXTICR1 EXTI0 LL_SYSCFG_GetEXTISource\n
  599. * SYSCFG_EXTICR1 EXTI1 LL_SYSCFG_GetEXTISource\n
  600. * SYSCFG_EXTICR1 EXTI2 LL_SYSCFG_GetEXTISource\n
  601. * SYSCFG_EXTICR1 EXTI3 LL_SYSCFG_GetEXTISource\n
  602. * SYSCFG_EXTICR1 EXTI4 LL_SYSCFG_GetEXTISource\n
  603. * SYSCFG_EXTICR1 EXTI5 LL_SYSCFG_GetEXTISource\n
  604. * SYSCFG_EXTICR1 EXTI6 LL_SYSCFG_GetEXTISource\n
  605. * SYSCFG_EXTICR1 EXTI7 LL_SYSCFG_GetEXTISource\n
  606. * SYSCFG_EXTICR1 EXTI8 LL_SYSCFG_GetEXTISource\n
  607. * SYSCFG_EXTICR1 EXTI9 LL_SYSCFG_GetEXTISource\n
  608. * SYSCFG_EXTICR1 EXTI10 LL_SYSCFG_GetEXTISource\n
  609. * SYSCFG_EXTICR1 EXTI11 LL_SYSCFG_GetEXTISource\n
  610. * SYSCFG_EXTICR1 EXTI12 LL_SYSCFG_GetEXTISource\n
  611. * SYSCFG_EXTICR1 EXTI13 LL_SYSCFG_GetEXTISource\n
  612. * SYSCFG_EXTICR1 EXTI14 LL_SYSCFG_GetEXTISource\n
  613. * SYSCFG_EXTICR1 EXTI15 LL_SYSCFG_GetEXTISource\n
  614. * SYSCFG_EXTICR2 EXTI0 LL_SYSCFG_GetEXTISource\n
  615. * SYSCFG_EXTICR2 EXTI1 LL_SYSCFG_GetEXTISource\n
  616. * SYSCFG_EXTICR2 EXTI2 LL_SYSCFG_GetEXTISource\n
  617. * SYSCFG_EXTICR2 EXTI3 LL_SYSCFG_GetEXTISource\n
  618. * SYSCFG_EXTICR2 EXTI4 LL_SYSCFG_GetEXTISource\n
  619. * SYSCFG_EXTICR2 EXTI5 LL_SYSCFG_GetEXTISource\n
  620. * SYSCFG_EXTICR2 EXTI6 LL_SYSCFG_GetEXTISource\n
  621. * SYSCFG_EXTICR2 EXTI7 LL_SYSCFG_GetEXTISource\n
  622. * SYSCFG_EXTICR2 EXTI8 LL_SYSCFG_GetEXTISource\n
  623. * SYSCFG_EXTICR2 EXTI9 LL_SYSCFG_GetEXTISource\n
  624. * SYSCFG_EXTICR2 EXTI10 LL_SYSCFG_GetEXTISource\n
  625. * SYSCFG_EXTICR2 EXTI11 LL_SYSCFG_GetEXTISource\n
  626. * SYSCFG_EXTICR2 EXTI12 LL_SYSCFG_GetEXTISource\n
  627. * SYSCFG_EXTICR2 EXTI13 LL_SYSCFG_GetEXTISource\n
  628. * SYSCFG_EXTICR2 EXTI14 LL_SYSCFG_GetEXTISource\n
  629. * SYSCFG_EXTICR2 EXTI15 LL_SYSCFG_GetEXTISource\n
  630. * SYSCFG_EXTICR3 EXTI0 LL_SYSCFG_GetEXTISource\n
  631. * SYSCFG_EXTICR3 EXTI1 LL_SYSCFG_GetEXTISource\n
  632. * SYSCFG_EXTICR3 EXTI2 LL_SYSCFG_GetEXTISource\n
  633. * SYSCFG_EXTICR3 EXTI3 LL_SYSCFG_GetEXTISource\n
  634. * SYSCFG_EXTICR3 EXTI4 LL_SYSCFG_GetEXTISource\n
  635. * SYSCFG_EXTICR3 EXTI5 LL_SYSCFG_GetEXTISource\n
  636. * SYSCFG_EXTICR3 EXTI6 LL_SYSCFG_GetEXTISource\n
  637. * SYSCFG_EXTICR3 EXTI7 LL_SYSCFG_GetEXTISource\n
  638. * SYSCFG_EXTICR3 EXTI8 LL_SYSCFG_GetEXTISource\n
  639. * SYSCFG_EXTICR3 EXTI9 LL_SYSCFG_GetEXTISource\n
  640. * SYSCFG_EXTICR3 EXTI10 LL_SYSCFG_GetEXTISource\n
  641. * SYSCFG_EXTICR3 EXTI11 LL_SYSCFG_GetEXTISource\n
  642. * SYSCFG_EXTICR3 EXTI12 LL_SYSCFG_GetEXTISource\n
  643. * SYSCFG_EXTICR3 EXTI13 LL_SYSCFG_GetEXTISource\n
  644. * SYSCFG_EXTICR3 EXTI14 LL_SYSCFG_GetEXTISource\n
  645. * SYSCFG_EXTICR3 EXTI15 LL_SYSCFG_GetEXTISource\n
  646. * SYSCFG_EXTICR4 EXTI0 LL_SYSCFG_GetEXTISource\n
  647. * SYSCFG_EXTICR4 EXTI1 LL_SYSCFG_GetEXTISource\n
  648. * SYSCFG_EXTICR4 EXTI2 LL_SYSCFG_GetEXTISource\n
  649. * SYSCFG_EXTICR4 EXTI3 LL_SYSCFG_GetEXTISource\n
  650. * SYSCFG_EXTICR4 EXTI4 LL_SYSCFG_GetEXTISource\n
  651. * SYSCFG_EXTICR4 EXTI5 LL_SYSCFG_GetEXTISource\n
  652. * SYSCFG_EXTICR4 EXTI6 LL_SYSCFG_GetEXTISource\n
  653. * SYSCFG_EXTICR4 EXTI7 LL_SYSCFG_GetEXTISource\n
  654. * SYSCFG_EXTICR4 EXTI8 LL_SYSCFG_GetEXTISource\n
  655. * SYSCFG_EXTICR4 EXTI9 LL_SYSCFG_GetEXTISource\n
  656. * SYSCFG_EXTICR4 EXTI10 LL_SYSCFG_GetEXTISource\n
  657. * SYSCFG_EXTICR4 EXTI11 LL_SYSCFG_GetEXTISource\n
  658. * SYSCFG_EXTICR4 EXTI12 LL_SYSCFG_GetEXTISource\n
  659. * SYSCFG_EXTICR4 EXTI13 LL_SYSCFG_GetEXTISource\n
  660. * SYSCFG_EXTICR4 EXTI14 LL_SYSCFG_GetEXTISource\n
  661. * SYSCFG_EXTICR4 EXTI15 LL_SYSCFG_GetEXTISource
  662. * @param Line This parameter can be one of the following values:
  663. * @arg @ref LL_SYSCFG_EXTI_LINE0
  664. * @arg @ref LL_SYSCFG_EXTI_LINE1
  665. * @arg @ref LL_SYSCFG_EXTI_LINE2
  666. * @arg @ref LL_SYSCFG_EXTI_LINE3
  667. * @arg @ref LL_SYSCFG_EXTI_LINE4
  668. * @arg @ref LL_SYSCFG_EXTI_LINE5
  669. * @arg @ref LL_SYSCFG_EXTI_LINE6
  670. * @arg @ref LL_SYSCFG_EXTI_LINE7
  671. * @arg @ref LL_SYSCFG_EXTI_LINE8
  672. * @arg @ref LL_SYSCFG_EXTI_LINE9
  673. * @arg @ref LL_SYSCFG_EXTI_LINE10
  674. * @arg @ref LL_SYSCFG_EXTI_LINE11
  675. * @arg @ref LL_SYSCFG_EXTI_LINE12
  676. * @arg @ref LL_SYSCFG_EXTI_LINE13
  677. * @arg @ref LL_SYSCFG_EXTI_LINE14
  678. * @arg @ref LL_SYSCFG_EXTI_LINE15
  679. * @retval Returned value can be one of the following values:
  680. * @arg @ref LL_SYSCFG_EXTI_PORTA
  681. * @arg @ref LL_SYSCFG_EXTI_PORTB
  682. * @arg @ref LL_SYSCFG_EXTI_PORTC
  683. * @arg @ref LL_SYSCFG_EXTI_PORTD
  684. * @arg @ref LL_SYSCFG_EXTI_PORTE (*)
  685. * @arg @ref LL_SYSCFG_EXTI_PORTF (*)
  686. * @arg @ref LL_SYSCFG_EXTI_PORTG (*)
  687. * @arg @ref LL_SYSCFG_EXTI_PORTH
  688. *
  689. * (*) value not defined in all devices.
  690. */
  691. __STATIC_INLINE uint32_t LL_SYSCFG_GetEXTISource(uint32_t Line)
  692. {
  693. return (uint32_t)(READ_BIT(SYSCFG->EXTICR[Line & 0xFF], (Line >> 16)) >> POSITION_VAL(Line >> 16));
  694. }
  695. /**
  696. * @}
  697. */
  698. /** @defgroup SYSTEM_LL_EF_DBGMCU DBGMCU
  699. * @{
  700. */
  701. /**
  702. * @brief Return the device identifier
  703. * @note 0x416: Cat.1 device\n
  704. * 0x429: Cat.2 device\n
  705. * 0x427: Cat.3 device\n
  706. * 0x436: Cat.4 device or Cat.3 device(1)\n
  707. * 0x437: Cat.5 device\n
  708. *
  709. * (1) Cat.3 devices: STM32L15xxC or STM3216xxC devices with
  710. * RPN ending with letter 'A', in WLCSP64 packages or with more then 100 pin.
  711. * @rmtoll DBGMCU_IDCODE DEV_ID LL_DBGMCU_GetDeviceID
  712. * @retval Values between Min_Data=0x00 and Max_Data=0xFFF
  713. */
  714. __STATIC_INLINE uint32_t LL_DBGMCU_GetDeviceID(void)
  715. {
  716. return (uint32_t)(READ_BIT(DBGMCU->IDCODE, DBGMCU_IDCODE_DEV_ID));
  717. }
  718. /**
  719. * @brief Return the device revision identifier
  720. * @note This field indicates the revision of the device.
  721. For example, it is read as Cat.1 RevA -> 0x1000, Cat.2 Rev Z -> 0x1018...
  722. * @rmtoll DBGMCU_IDCODE REV_ID LL_DBGMCU_GetRevisionID
  723. * @retval Values between Min_Data=0x00 and Max_Data=0xFFFF
  724. */
  725. __STATIC_INLINE uint32_t LL_DBGMCU_GetRevisionID(void)
  726. {
  727. return (uint32_t)(READ_BIT(DBGMCU->IDCODE, DBGMCU_IDCODE_REV_ID) >> DBGMCU_IDCODE_REV_ID_Pos);
  728. }
  729. /**
  730. * @brief Enable the Debug Module during SLEEP mode
  731. * @rmtoll DBGMCU_CR DBG_SLEEP LL_DBGMCU_EnableDBGSleepMode
  732. * @retval None
  733. */
  734. __STATIC_INLINE void LL_DBGMCU_EnableDBGSleepMode(void)
  735. {
  736. SET_BIT(DBGMCU->CR, DBGMCU_CR_DBG_SLEEP);
  737. }
  738. /**
  739. * @brief Disable the Debug Module during SLEEP mode
  740. * @rmtoll DBGMCU_CR DBG_SLEEP LL_DBGMCU_DisableDBGSleepMode
  741. * @retval None
  742. */
  743. __STATIC_INLINE void LL_DBGMCU_DisableDBGSleepMode(void)
  744. {
  745. CLEAR_BIT(DBGMCU->CR, DBGMCU_CR_DBG_SLEEP);
  746. }
  747. /**
  748. * @brief Enable the Debug Module during STOP mode
  749. * @rmtoll DBGMCU_CR DBG_STOP LL_DBGMCU_EnableDBGStopMode
  750. * @retval None
  751. */
  752. __STATIC_INLINE void LL_DBGMCU_EnableDBGStopMode(void)
  753. {
  754. SET_BIT(DBGMCU->CR, DBGMCU_CR_DBG_STOP);
  755. }
  756. /**
  757. * @brief Disable the Debug Module during STOP mode
  758. * @rmtoll DBGMCU_CR DBG_STOP LL_DBGMCU_DisableDBGStopMode
  759. * @retval None
  760. */
  761. __STATIC_INLINE void LL_DBGMCU_DisableDBGStopMode(void)
  762. {
  763. CLEAR_BIT(DBGMCU->CR, DBGMCU_CR_DBG_STOP);
  764. }
  765. /**
  766. * @brief Enable the Debug Module during STANDBY mode
  767. * @rmtoll DBGMCU_CR DBG_STANDBY LL_DBGMCU_EnableDBGStandbyMode
  768. * @retval None
  769. */
  770. __STATIC_INLINE void LL_DBGMCU_EnableDBGStandbyMode(void)
  771. {
  772. SET_BIT(DBGMCU->CR, DBGMCU_CR_DBG_STANDBY);
  773. }
  774. /**
  775. * @brief Disable the Debug Module during STANDBY mode
  776. * @rmtoll DBGMCU_CR DBG_STANDBY LL_DBGMCU_DisableDBGStandbyMode
  777. * @retval None
  778. */
  779. __STATIC_INLINE void LL_DBGMCU_DisableDBGStandbyMode(void)
  780. {
  781. CLEAR_BIT(DBGMCU->CR, DBGMCU_CR_DBG_STANDBY);
  782. }
  783. /**
  784. * @brief Set Trace pin assignment control
  785. * @rmtoll DBGMCU_CR TRACE_IOEN LL_DBGMCU_SetTracePinAssignment\n
  786. * DBGMCU_CR TRACE_MODE LL_DBGMCU_SetTracePinAssignment
  787. * @param PinAssignment This parameter can be one of the following values:
  788. * @arg @ref LL_DBGMCU_TRACE_NONE
  789. * @arg @ref LL_DBGMCU_TRACE_ASYNCH
  790. * @arg @ref LL_DBGMCU_TRACE_SYNCH_SIZE1
  791. * @arg @ref LL_DBGMCU_TRACE_SYNCH_SIZE2
  792. * @arg @ref LL_DBGMCU_TRACE_SYNCH_SIZE4
  793. * @retval None
  794. */
  795. __STATIC_INLINE void LL_DBGMCU_SetTracePinAssignment(uint32_t PinAssignment)
  796. {
  797. MODIFY_REG(DBGMCU->CR, DBGMCU_CR_TRACE_IOEN | DBGMCU_CR_TRACE_MODE, PinAssignment);
  798. }
  799. /**
  800. * @brief Get Trace pin assignment control
  801. * @rmtoll DBGMCU_CR TRACE_IOEN LL_DBGMCU_GetTracePinAssignment\n
  802. * DBGMCU_CR TRACE_MODE LL_DBGMCU_GetTracePinAssignment
  803. * @retval Returned value can be one of the following values:
  804. * @arg @ref LL_DBGMCU_TRACE_NONE
  805. * @arg @ref LL_DBGMCU_TRACE_ASYNCH
  806. * @arg @ref LL_DBGMCU_TRACE_SYNCH_SIZE1
  807. * @arg @ref LL_DBGMCU_TRACE_SYNCH_SIZE2
  808. * @arg @ref LL_DBGMCU_TRACE_SYNCH_SIZE4
  809. */
  810. __STATIC_INLINE uint32_t LL_DBGMCU_GetTracePinAssignment(void)
  811. {
  812. return (uint32_t)(READ_BIT(DBGMCU->CR, DBGMCU_CR_TRACE_IOEN | DBGMCU_CR_TRACE_MODE));
  813. }
  814. /**
  815. * @brief Freeze APB1 peripherals (group1 peripherals)
  816. * @rmtoll APB1_FZ DBG_TIM2_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  817. * APB1_FZ DBG_TIM3_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  818. * APB1_FZ DBG_TIM4_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  819. * APB1_FZ DBG_TIM5_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  820. * APB1_FZ DBG_TIM6_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  821. * APB1_FZ DBG_TIM7_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  822. * APB1_FZ DBG_RTC_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  823. * APB1_FZ DBG_WWDG_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  824. * APB1_FZ DBG_IWDG_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  825. * APB1_FZ DBG_I2C1_SMBUS_TIMEOUT LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  826. * APB1_FZ DBG_I2C2_SMBUS_TIMEOUT LL_DBGMCU_APB1_GRP1_FreezePeriph
  827. * @param Periphs This parameter can be a combination of the following values:
  828. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM2_STOP
  829. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM3_STOP
  830. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM4_STOP
  831. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM5_STOP (*)
  832. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM6_STOP
  833. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM7_STOP
  834. * @arg @ref LL_DBGMCU_APB1_GRP1_RTC_STOP (*)
  835. * @arg @ref LL_DBGMCU_APB1_GRP1_WWDG_STOP
  836. * @arg @ref LL_DBGMCU_APB1_GRP1_IWDG_STOP
  837. * @arg @ref LL_DBGMCU_APB1_GRP1_I2C1_STOP
  838. * @arg @ref LL_DBGMCU_APB1_GRP1_I2C2_STOP
  839. * (*) value not defined in all devices.
  840. * @retval None
  841. */
  842. __STATIC_INLINE void LL_DBGMCU_APB1_GRP1_FreezePeriph(uint32_t Periphs)
  843. {
  844. SET_BIT(DBGMCU->APB1FZ, Periphs);
  845. }
  846. /**
  847. * @brief Unfreeze APB1 peripherals (group1 peripherals)
  848. * @rmtoll APB1_FZ DBG_TIM2_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  849. * APB1_FZ DBG_TIM3_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  850. * APB1_FZ DBG_TIM4_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  851. * APB1_FZ DBG_TIM5_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  852. * APB1_FZ DBG_TIM6_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  853. * APB1_FZ DBG_TIM7_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  854. * APB1_FZ DBG_RTC_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  855. * APB1_FZ DBG_WWDG_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  856. * APB1_FZ DBG_IWDG_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  857. * APB1_FZ DBG_I2C1_SMBUS_TIMEOUT LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  858. * APB1_FZ DBG_I2C2_SMBUS_TIMEOUT LL_DBGMCU_APB1_GRP1_UnFreezePeriph
  859. * @param Periphs This parameter can be a combination of the following values:
  860. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM2_STOP
  861. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM3_STOP
  862. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM4_STOP
  863. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM5_STOP (*)
  864. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM6_STOP
  865. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM7_STOP
  866. * @arg @ref LL_DBGMCU_APB1_GRP1_RTC_STOP (*)
  867. * @arg @ref LL_DBGMCU_APB1_GRP1_WWDG_STOP
  868. * @arg @ref LL_DBGMCU_APB1_GRP1_IWDG_STOP
  869. * @arg @ref LL_DBGMCU_APB1_GRP1_I2C1_STOP
  870. * @arg @ref LL_DBGMCU_APB1_GRP1_I2C2_STOP
  871. * (*) value not defined in all devices.
  872. * @retval None
  873. */
  874. __STATIC_INLINE void LL_DBGMCU_APB1_GRP1_UnFreezePeriph(uint32_t Periphs)
  875. {
  876. CLEAR_BIT(DBGMCU->APB1FZ, Periphs);
  877. }
  878. /**
  879. * @brief Freeze APB2 peripherals
  880. * @rmtoll APB2_FZ DBG_TIM9_STOP LL_DBGMCU_APB2_GRP1_FreezePeriph\n
  881. * APB2_FZ DBG_TIM10_STOP LL_DBGMCU_APB2_GRP1_FreezePeriph\n
  882. * APB2_FZ DBG_TIM11_STOP LL_DBGMCU_APB2_GRP1_FreezePeriph
  883. * @param Periphs This parameter can be a combination of the following values:
  884. * @arg @ref LL_DBGMCU_APB2_GRP1_TIM9_STOP
  885. * @arg @ref LL_DBGMCU_APB2_GRP1_TIM10_STOP
  886. * @arg @ref LL_DBGMCU_APB2_GRP1_TIM11_STOP
  887. * @retval None
  888. */
  889. __STATIC_INLINE void LL_DBGMCU_APB2_GRP1_FreezePeriph(uint32_t Periphs)
  890. {
  891. SET_BIT(DBGMCU->APB2FZ, Periphs);
  892. }
  893. /**
  894. * @brief Unfreeze APB2 peripherals
  895. * @rmtoll APB2_FZ DBG_TIM9_STOP LL_DBGMCU_APB2_GRP1_UnFreezePeriph\n
  896. * APB2_FZ DBG_TIM10_STOP LL_DBGMCU_APB2_GRP1_UnFreezePeriph\n
  897. * APB2_FZ DBG_TIM11_STOP LL_DBGMCU_APB2_GRP1_UnFreezePeriph
  898. * @param Periphs This parameter can be a combination of the following values:
  899. * @arg @ref LL_DBGMCU_APB2_GRP1_TIM9_STOP
  900. * @arg @ref LL_DBGMCU_APB2_GRP1_TIM10_STOP
  901. * @arg @ref LL_DBGMCU_APB2_GRP1_TIM11_STOP
  902. * @retval None
  903. */
  904. __STATIC_INLINE void LL_DBGMCU_APB2_GRP1_UnFreezePeriph(uint32_t Periphs)
  905. {
  906. CLEAR_BIT(DBGMCU->APB2FZ, Periphs);
  907. }
  908. /**
  909. * @}
  910. */
  911. /** @defgroup SYSTEM_LL_EF_RI RI
  912. * @{
  913. */
  914. /**
  915. * @brief Configures the routing interface to map Input Capture x of TIMx to a selected I/O pin.
  916. * @rmtoll RI_ICR IC1OS LL_RI_SetRemapInputCapture_TIM\n
  917. * RI_ICR IC2OS LL_RI_SetRemapInputCapture_TIM\n
  918. * RI_ICR IC3OS LL_RI_SetRemapInputCapture_TIM\n
  919. * RI_ICR IC4OS LL_RI_SetRemapInputCapture_TIM\n
  920. * RI_ICR TIM LL_RI_SetRemapInputCapture_TIM\n
  921. * RI_ICR IC1 LL_RI_SetRemapInputCapture_TIM\n
  922. * RI_ICR IC2 LL_RI_SetRemapInputCapture_TIM\n
  923. * RI_ICR IC3 LL_RI_SetRemapInputCapture_TIM\n
  924. * RI_ICR IC4 LL_RI_SetRemapInputCapture_TIM
  925. * @param TIM_Select This parameter can be one of the following values:
  926. * @arg @ref LL_RI_TIM_SELECT_NONE
  927. * @arg @ref LL_RI_TIM_SELECT_TIM2
  928. * @arg @ref LL_RI_TIM_SELECT_TIM3
  929. * @arg @ref LL_RI_TIM_SELECT_TIM4
  930. * @param InputCaptureChannel This parameter can be one of the following values:
  931. * @arg @ref LL_RI_INPUTCAPTURE_1
  932. * @arg @ref LL_RI_INPUTCAPTURE_2
  933. * @arg @ref LL_RI_INPUTCAPTURE_3
  934. * @arg @ref LL_RI_INPUTCAPTURE_4
  935. * @param Input This parameter can be one of the following values:
  936. * @arg @ref LL_RI_INPUTCAPTUREROUTING_0
  937. * @arg @ref LL_RI_INPUTCAPTUREROUTING_1
  938. * @arg @ref LL_RI_INPUTCAPTUREROUTING_2
  939. * @arg @ref LL_RI_INPUTCAPTUREROUTING_3
  940. * @arg @ref LL_RI_INPUTCAPTUREROUTING_4
  941. * @arg @ref LL_RI_INPUTCAPTUREROUTING_5
  942. * @arg @ref LL_RI_INPUTCAPTUREROUTING_6
  943. * @arg @ref LL_RI_INPUTCAPTUREROUTING_7
  944. * @arg @ref LL_RI_INPUTCAPTUREROUTING_8
  945. * @arg @ref LL_RI_INPUTCAPTUREROUTING_9
  946. * @arg @ref LL_RI_INPUTCAPTUREROUTING_10
  947. * @arg @ref LL_RI_INPUTCAPTUREROUTING_11
  948. * @arg @ref LL_RI_INPUTCAPTUREROUTING_12 (*)
  949. * @arg @ref LL_RI_INPUTCAPTUREROUTING_13 (*)
  950. * @arg @ref LL_RI_INPUTCAPTUREROUTING_14 (*)
  951. * @arg @ref LL_RI_INPUTCAPTUREROUTING_15 (*)
  952. *
  953. * (*) value not defined in all devices.
  954. * @retval None
  955. */
  956. __STATIC_INLINE void LL_RI_SetRemapInputCapture_TIM(uint32_t TIM_Select, uint32_t InputCaptureChannel, uint32_t Input)
  957. {
  958. MODIFY_REG(RI->ICR,
  959. RI_ICR_TIM | (InputCaptureChannel & (RI_ICR_IC4 | RI_ICR_IC3 | RI_ICR_IC2 | RI_ICR_IC1)) | (InputCaptureChannel & (RI_ICR_IC4OS | RI_ICR_IC3OS | RI_ICR_IC2OS | RI_ICR_IC1OS)),
  960. TIM_Select | (InputCaptureChannel & (RI_ICR_IC4 | RI_ICR_IC3 | RI_ICR_IC2 | RI_ICR_IC1)) | (Input << POSITION_VAL(InputCaptureChannel)));
  961. }
  962. /**
  963. * @brief Disable the TIM Input capture remap (select the standard AF)
  964. * @rmtoll RI_ICR IC1 LL_RI_DisableRemapInputCapture_TIM\n
  965. * RI_ICR IC2 LL_RI_DisableRemapInputCapture_TIM\n
  966. * RI_ICR IC3 LL_RI_DisableRemapInputCapture_TIM\n
  967. * RI_ICR IC4 LL_RI_DisableRemapInputCapture_TIM
  968. * @param InputCaptureChannel This parameter can be a combination of the following values:
  969. * @arg @ref LL_RI_INPUTCAPTURE_1
  970. * @arg @ref LL_RI_INPUTCAPTURE_2
  971. * @arg @ref LL_RI_INPUTCAPTURE_3
  972. * @arg @ref LL_RI_INPUTCAPTURE_4
  973. * @retval None
  974. */
  975. __STATIC_INLINE void LL_RI_DisableRemapInputCapture_TIM(uint32_t InputCaptureChannel)
  976. {
  977. CLEAR_BIT(RI->ICR, (InputCaptureChannel & (RI_ICR_IC4 | RI_ICR_IC3 | RI_ICR_IC2 | RI_ICR_IC1)));
  978. }
  979. /**
  980. * @brief Close the routing interface Input Output switches linked to ADC.
  981. * @rmtoll RI_ASCR1 CH LL_RI_CloseIOSwitchLinkedToADC\n
  982. * RI_ASCR1 VCOMP LL_RI_CloseIOSwitchLinkedToADC
  983. * @param IOSwitch This parameter can be a combination of the following values:
  984. * @arg @ref LL_RI_IOSWITCH_CH0
  985. * @arg @ref LL_RI_IOSWITCH_CH1
  986. * @arg @ref LL_RI_IOSWITCH_CH2
  987. * @arg @ref LL_RI_IOSWITCH_CH3
  988. * @arg @ref LL_RI_IOSWITCH_CH4
  989. * @arg @ref LL_RI_IOSWITCH_CH5
  990. * @arg @ref LL_RI_IOSWITCH_CH6
  991. * @arg @ref LL_RI_IOSWITCH_CH7
  992. * @arg @ref LL_RI_IOSWITCH_CH8
  993. * @arg @ref LL_RI_IOSWITCH_CH9
  994. * @arg @ref LL_RI_IOSWITCH_CH10
  995. * @arg @ref LL_RI_IOSWITCH_CH11
  996. * @arg @ref LL_RI_IOSWITCH_CH12
  997. * @arg @ref LL_RI_IOSWITCH_CH13
  998. * @arg @ref LL_RI_IOSWITCH_CH14
  999. * @arg @ref LL_RI_IOSWITCH_CH15
  1000. * @arg @ref LL_RI_IOSWITCH_CH18
  1001. * @arg @ref LL_RI_IOSWITCH_CH19
  1002. * @arg @ref LL_RI_IOSWITCH_CH20
  1003. * @arg @ref LL_RI_IOSWITCH_CH21
  1004. * @arg @ref LL_RI_IOSWITCH_CH22
  1005. * @arg @ref LL_RI_IOSWITCH_CH23
  1006. * @arg @ref LL_RI_IOSWITCH_CH24
  1007. * @arg @ref LL_RI_IOSWITCH_CH25
  1008. * @arg @ref LL_RI_IOSWITCH_VCOMP
  1009. * @arg @ref LL_RI_IOSWITCH_CH27 (*)
  1010. * @arg @ref LL_RI_IOSWITCH_CH28 (*)
  1011. * @arg @ref LL_RI_IOSWITCH_CH29 (*)
  1012. * @arg @ref LL_RI_IOSWITCH_CH30 (*)
  1013. * @arg @ref LL_RI_IOSWITCH_CH31 (*)
  1014. *
  1015. * (*) value not defined in all devices.
  1016. * @retval None
  1017. */
  1018. __STATIC_INLINE void LL_RI_CloseIOSwitchLinkedToADC(uint32_t IOSwitch)
  1019. {
  1020. SET_BIT(RI->ASCR1, IOSwitch);
  1021. }
  1022. /**
  1023. * @brief Open the routing interface Input Output switches linked to ADC.
  1024. * @rmtoll RI_ASCR1 CH LL_RI_OpenIOSwitchLinkedToADC\n
  1025. * RI_ASCR1 VCOMP LL_RI_OpenIOSwitchLinkedToADC
  1026. * @param IOSwitch This parameter can be a combination of the following values:
  1027. * @arg @ref LL_RI_IOSWITCH_CH0
  1028. * @arg @ref LL_RI_IOSWITCH_CH1
  1029. * @arg @ref LL_RI_IOSWITCH_CH2
  1030. * @arg @ref LL_RI_IOSWITCH_CH3
  1031. * @arg @ref LL_RI_IOSWITCH_CH4
  1032. * @arg @ref LL_RI_IOSWITCH_CH5
  1033. * @arg @ref LL_RI_IOSWITCH_CH6
  1034. * @arg @ref LL_RI_IOSWITCH_CH7
  1035. * @arg @ref LL_RI_IOSWITCH_CH8
  1036. * @arg @ref LL_RI_IOSWITCH_CH9
  1037. * @arg @ref LL_RI_IOSWITCH_CH10
  1038. * @arg @ref LL_RI_IOSWITCH_CH11
  1039. * @arg @ref LL_RI_IOSWITCH_CH12
  1040. * @arg @ref LL_RI_IOSWITCH_CH13
  1041. * @arg @ref LL_RI_IOSWITCH_CH14
  1042. * @arg @ref LL_RI_IOSWITCH_CH15
  1043. * @arg @ref LL_RI_IOSWITCH_CH18
  1044. * @arg @ref LL_RI_IOSWITCH_CH19
  1045. * @arg @ref LL_RI_IOSWITCH_CH20
  1046. * @arg @ref LL_RI_IOSWITCH_CH21
  1047. * @arg @ref LL_RI_IOSWITCH_CH22
  1048. * @arg @ref LL_RI_IOSWITCH_CH23
  1049. * @arg @ref LL_RI_IOSWITCH_CH24
  1050. * @arg @ref LL_RI_IOSWITCH_CH25
  1051. * @arg @ref LL_RI_IOSWITCH_VCOMP
  1052. * @arg @ref LL_RI_IOSWITCH_CH27 (*)
  1053. * @arg @ref LL_RI_IOSWITCH_CH28 (*)
  1054. * @arg @ref LL_RI_IOSWITCH_CH29 (*)
  1055. * @arg @ref LL_RI_IOSWITCH_CH30 (*)
  1056. * @arg @ref LL_RI_IOSWITCH_CH31 (*)
  1057. *
  1058. * (*) value not defined in all devices.
  1059. * @retval None
  1060. */
  1061. __STATIC_INLINE void LL_RI_OpenIOSwitchLinkedToADC(uint32_t IOSwitch)
  1062. {
  1063. CLEAR_BIT(RI->ASCR1, IOSwitch);
  1064. }
  1065. /**
  1066. * @brief Enable the switch control mode.
  1067. * @rmtoll RI_ASCR1 SCM LL_RI_EnableSwitchControlMode
  1068. * @retval None
  1069. */
  1070. __STATIC_INLINE void LL_RI_EnableSwitchControlMode(void)
  1071. {
  1072. SET_BIT(RI->ASCR1, RI_ASCR1_SCM);
  1073. }
  1074. /**
  1075. * @brief Disable the switch control mode.
  1076. * @rmtoll RI_ASCR1 SCM LL_RI_DisableSwitchControlMode
  1077. * @retval None
  1078. */
  1079. __STATIC_INLINE void LL_RI_DisableSwitchControlMode(void)
  1080. {
  1081. CLEAR_BIT(RI->ASCR1, RI_ASCR1_SCM);
  1082. }
  1083. /**
  1084. * @brief Close the routing interface Input Output switches not linked to ADC.
  1085. * @rmtoll RI_ASCR2 GR10_1 LL_RI_CloseIOSwitchNotLinkedToADC\n
  1086. * RI_ASCR2 GR10_2 LL_RI_CloseIOSwitchNotLinkedToADC\n
  1087. * RI_ASCR2 GR10_3 LL_RI_CloseIOSwitchNotLinkedToADC\n
  1088. * RI_ASCR2 GR10_4 LL_RI_CloseIOSwitchNotLinkedToADC\n
  1089. * RI_ASCR2 GR6_1 LL_RI_CloseIOSwitchNotLinkedToADC\n
  1090. * RI_ASCR2 GR6_2 LL_RI_CloseIOSwitchNotLinkedToADC\n
  1091. * RI_ASCR2 GR5_1 LL_RI_CloseIOSwitchNotLinkedToADC\n
  1092. * RI_ASCR2 GR5_2 LL_RI_CloseIOSwitchNotLinkedToADC\n
  1093. * RI_ASCR2 GR5_3 LL_RI_CloseIOSwitchNotLinkedToADC\n
  1094. * RI_ASCR2 GR4_1 LL_RI_CloseIOSwitchNotLinkedToADC\n
  1095. * RI_ASCR2 GR4_2 LL_RI_CloseIOSwitchNotLinkedToADC\n
  1096. * RI_ASCR2 GR4_3 LL_RI_CloseIOSwitchNotLinkedToADC\n
  1097. * RI_ASCR2 GR4_4 LL_RI_CloseIOSwitchNotLinkedToADC\n
  1098. * RI_ASCR2 CH0b LL_RI_CloseIOSwitchNotLinkedToADC\n
  1099. * RI_ASCR2 CH1b LL_RI_CloseIOSwitchNotLinkedToADC\n
  1100. * RI_ASCR2 CH2b LL_RI_CloseIOSwitchNotLinkedToADC\n
  1101. * RI_ASCR2 CH3b LL_RI_CloseIOSwitchNotLinkedToADC\n
  1102. * RI_ASCR2 CH6b LL_RI_CloseIOSwitchNotLinkedToADC\n
  1103. * RI_ASCR2 CH7b LL_RI_CloseIOSwitchNotLinkedToADC\n
  1104. * RI_ASCR2 CH8b LL_RI_CloseIOSwitchNotLinkedToADC\n
  1105. * RI_ASCR2 CH9b LL_RI_CloseIOSwitchNotLinkedToADC\n
  1106. * RI_ASCR2 CH10b LL_RI_CloseIOSwitchNotLinkedToADC\n
  1107. * RI_ASCR2 CH11b LL_RI_CloseIOSwitchNotLinkedToADC\n
  1108. * RI_ASCR2 CH12b LL_RI_CloseIOSwitchNotLinkedToADC\n
  1109. * RI_ASCR2 GR6_3 LL_RI_CloseIOSwitchNotLinkedToADC\n
  1110. * RI_ASCR2 GR6_4 LL_RI_CloseIOSwitchNotLinkedToADC
  1111. * @param IOSwitch This parameter can be a combination of the following values:
  1112. * @arg @ref LL_RI_IOSWITCH_GR10_1
  1113. * @arg @ref LL_RI_IOSWITCH_GR10_2
  1114. * @arg @ref LL_RI_IOSWITCH_GR10_3
  1115. * @arg @ref LL_RI_IOSWITCH_GR10_4
  1116. * @arg @ref LL_RI_IOSWITCH_GR6_1
  1117. * @arg @ref LL_RI_IOSWITCH_GR6_2
  1118. * @arg @ref LL_RI_IOSWITCH_GR5_1
  1119. * @arg @ref LL_RI_IOSWITCH_GR5_2
  1120. * @arg @ref LL_RI_IOSWITCH_GR5_3
  1121. * @arg @ref LL_RI_IOSWITCH_GR4_1
  1122. * @arg @ref LL_RI_IOSWITCH_GR4_2
  1123. * @arg @ref LL_RI_IOSWITCH_GR4_3
  1124. * @arg @ref LL_RI_IOSWITCH_CH0b (*)
  1125. * @arg @ref LL_RI_IOSWITCH_CH1b (*)
  1126. * @arg @ref LL_RI_IOSWITCH_CH2b (*)
  1127. * @arg @ref LL_RI_IOSWITCH_CH3b (*)
  1128. * @arg @ref LL_RI_IOSWITCH_CH6b (*)
  1129. * @arg @ref LL_RI_IOSWITCH_CH7b (*)
  1130. * @arg @ref LL_RI_IOSWITCH_CH8b (*)
  1131. * @arg @ref LL_RI_IOSWITCH_CH9b (*)
  1132. * @arg @ref LL_RI_IOSWITCH_CH10b (*)
  1133. * @arg @ref LL_RI_IOSWITCH_CH11b (*)
  1134. * @arg @ref LL_RI_IOSWITCH_CH12b (*)
  1135. * @arg @ref LL_RI_IOSWITCH_GR6_3
  1136. * @arg @ref LL_RI_IOSWITCH_GR6_4
  1137. *
  1138. * (*) value not defined in all devices.
  1139. * @retval None
  1140. */
  1141. __STATIC_INLINE void LL_RI_CloseIOSwitchNotLinkedToADC(uint32_t IOSwitch)
  1142. {
  1143. SET_BIT(RI->ASCR2, IOSwitch);
  1144. }
  1145. /**
  1146. * @brief Open the routing interface Input Output switches not linked to ADC.
  1147. * @rmtoll RI_ASCR2 GR10_1 LL_RI_OpenIOSwitchNotLinkedToADC\n
  1148. * RI_ASCR2 GR10_2 LL_RI_OpenIOSwitchNotLinkedToADC\n
  1149. * RI_ASCR2 GR10_3 LL_RI_OpenIOSwitchNotLinkedToADC\n
  1150. * RI_ASCR2 GR10_4 LL_RI_OpenIOSwitchNotLinkedToADC\n
  1151. * RI_ASCR2 GR6_1 LL_RI_OpenIOSwitchNotLinkedToADC\n
  1152. * RI_ASCR2 GR6_2 LL_RI_OpenIOSwitchNotLinkedToADC\n
  1153. * RI_ASCR2 GR5_1 LL_RI_OpenIOSwitchNotLinkedToADC\n
  1154. * RI_ASCR2 GR5_2 LL_RI_OpenIOSwitchNotLinkedToADC\n
  1155. * RI_ASCR2 GR5_3 LL_RI_OpenIOSwitchNotLinkedToADC\n
  1156. * RI_ASCR2 GR4_1 LL_RI_OpenIOSwitchNotLinkedToADC\n
  1157. * RI_ASCR2 GR4_2 LL_RI_OpenIOSwitchNotLinkedToADC\n
  1158. * RI_ASCR2 GR4_3 LL_RI_OpenIOSwitchNotLinkedToADC\n
  1159. * RI_ASCR2 GR4_4 LL_RI_OpenIOSwitchNotLinkedToADC\n
  1160. * RI_ASCR2 CH0b LL_RI_OpenIOSwitchNotLinkedToADC\n
  1161. * RI_ASCR2 CH1b LL_RI_OpenIOSwitchNotLinkedToADC\n
  1162. * RI_ASCR2 CH2b LL_RI_OpenIOSwitchNotLinkedToADC\n
  1163. * RI_ASCR2 CH3b LL_RI_OpenIOSwitchNotLinkedToADC\n
  1164. * RI_ASCR2 CH6b LL_RI_OpenIOSwitchNotLinkedToADC\n
  1165. * RI_ASCR2 CH7b LL_RI_OpenIOSwitchNotLinkedToADC\n
  1166. * RI_ASCR2 CH8b LL_RI_OpenIOSwitchNotLinkedToADC\n
  1167. * RI_ASCR2 CH9b LL_RI_OpenIOSwitchNotLinkedToADC\n
  1168. * RI_ASCR2 CH10b LL_RI_OpenIOSwitchNotLinkedToADC\n
  1169. * RI_ASCR2 CH11b LL_RI_OpenIOSwitchNotLinkedToADC\n
  1170. * RI_ASCR2 CH12b LL_RI_OpenIOSwitchNotLinkedToADC\n
  1171. * RI_ASCR2 GR6_3 LL_RI_OpenIOSwitchNotLinkedToADC\n
  1172. * RI_ASCR2 GR6_4 LL_RI_OpenIOSwitchNotLinkedToADC
  1173. * @param IOSwitch This parameter can be a combination of the following values:
  1174. * @arg @ref LL_RI_IOSWITCH_GR10_1
  1175. * @arg @ref LL_RI_IOSWITCH_GR10_2
  1176. * @arg @ref LL_RI_IOSWITCH_GR10_3
  1177. * @arg @ref LL_RI_IOSWITCH_GR10_4
  1178. * @arg @ref LL_RI_IOSWITCH_GR6_1
  1179. * @arg @ref LL_RI_IOSWITCH_GR6_2
  1180. * @arg @ref LL_RI_IOSWITCH_GR5_1
  1181. * @arg @ref LL_RI_IOSWITCH_GR5_2
  1182. * @arg @ref LL_RI_IOSWITCH_GR5_3
  1183. * @arg @ref LL_RI_IOSWITCH_GR4_1
  1184. * @arg @ref LL_RI_IOSWITCH_GR4_2
  1185. * @arg @ref LL_RI_IOSWITCH_GR4_3
  1186. * @arg @ref LL_RI_IOSWITCH_CH0b (*)
  1187. * @arg @ref LL_RI_IOSWITCH_CH1b (*)
  1188. * @arg @ref LL_RI_IOSWITCH_CH2b (*)
  1189. * @arg @ref LL_RI_IOSWITCH_CH3b (*)
  1190. * @arg @ref LL_RI_IOSWITCH_CH6b (*)
  1191. * @arg @ref LL_RI_IOSWITCH_CH7b (*)
  1192. * @arg @ref LL_RI_IOSWITCH_CH8b (*)
  1193. * @arg @ref LL_RI_IOSWITCH_CH9b (*)
  1194. * @arg @ref LL_RI_IOSWITCH_CH10b (*)
  1195. * @arg @ref LL_RI_IOSWITCH_CH11b (*)
  1196. * @arg @ref LL_RI_IOSWITCH_CH12b (*)
  1197. * @arg @ref LL_RI_IOSWITCH_GR6_3
  1198. * @arg @ref LL_RI_IOSWITCH_GR6_4
  1199. *
  1200. * (*) value not defined in all devices.
  1201. * @retval None
  1202. */
  1203. __STATIC_INLINE void LL_RI_OpenIOSwitchNotLinkedToADC(uint32_t IOSwitch)
  1204. {
  1205. CLEAR_BIT(RI->ASCR2, IOSwitch);
  1206. }
  1207. /**
  1208. * @brief Enable Hysteresis of the input schmitt triger of the port X
  1209. * @rmtoll RI_HYSCR1 PA LL_RI_EnableHysteresis\n
  1210. * RI_HYSCR1 PB LL_RI_EnableHysteresis\n
  1211. * RI_HYSCR1 PC LL_RI_EnableHysteresis\n
  1212. * RI_HYSCR1 PD LL_RI_EnableHysteresis\n
  1213. * RI_HYSCR1 PE LL_RI_EnableHysteresis\n
  1214. * RI_HYSCR1 PF LL_RI_EnableHysteresis\n
  1215. * RI_HYSCR1 PG LL_RI_EnableHysteresis\n
  1216. * RI_HYSCR2 PA LL_RI_EnableHysteresis\n
  1217. * RI_HYSCR2 PB LL_RI_EnableHysteresis\n
  1218. * RI_HYSCR2 PC LL_RI_EnableHysteresis\n
  1219. * RI_HYSCR2 PD LL_RI_EnableHysteresis\n
  1220. * RI_HYSCR2 PE LL_RI_EnableHysteresis\n
  1221. * RI_HYSCR2 PF LL_RI_EnableHysteresis\n
  1222. * RI_HYSCR2 PG LL_RI_EnableHysteresis\n
  1223. * RI_HYSCR3 PA LL_RI_EnableHysteresis\n
  1224. * RI_HYSCR3 PB LL_RI_EnableHysteresis\n
  1225. * RI_HYSCR3 PC LL_RI_EnableHysteresis\n
  1226. * RI_HYSCR3 PD LL_RI_EnableHysteresis\n
  1227. * RI_HYSCR3 PE LL_RI_EnableHysteresis\n
  1228. * RI_HYSCR3 PF LL_RI_EnableHysteresis\n
  1229. * RI_HYSCR3 PG LL_RI_EnableHysteresis\n
  1230. * RI_HYSCR4 PA LL_RI_EnableHysteresis\n
  1231. * RI_HYSCR4 PB LL_RI_EnableHysteresis\n
  1232. * RI_HYSCR4 PC LL_RI_EnableHysteresis\n
  1233. * RI_HYSCR4 PD LL_RI_EnableHysteresis\n
  1234. * RI_HYSCR4 PE LL_RI_EnableHysteresis\n
  1235. * RI_HYSCR4 PF LL_RI_EnableHysteresis\n
  1236. * RI_HYSCR4 PG LL_RI_EnableHysteresis
  1237. * @param Port This parameter can be one of the following values:
  1238. * @arg @ref LL_RI_HSYTERESIS_PORT_A
  1239. * @arg @ref LL_RI_HSYTERESIS_PORT_B
  1240. * @arg @ref LL_RI_HSYTERESIS_PORT_C
  1241. * @arg @ref LL_RI_HSYTERESIS_PORT_D
  1242. * @arg @ref LL_RI_HSYTERESIS_PORT_E (*)
  1243. * @arg @ref LL_RI_HSYTERESIS_PORT_F (*)
  1244. * @arg @ref LL_RI_HSYTERESIS_PORT_G (*)
  1245. *
  1246. * (*) value not defined in all devices.
  1247. * @param Pin This parameter can be a combination of the following values:
  1248. * @arg @ref LL_RI_PIN_0
  1249. * @arg @ref LL_RI_PIN_1
  1250. * @arg @ref LL_RI_PIN_2
  1251. * @arg @ref LL_RI_PIN_3
  1252. * @arg @ref LL_RI_PIN_4
  1253. * @arg @ref LL_RI_PIN_5
  1254. * @arg @ref LL_RI_PIN_6
  1255. * @arg @ref LL_RI_PIN_7
  1256. * @arg @ref LL_RI_PIN_8
  1257. * @arg @ref LL_RI_PIN_9
  1258. * @arg @ref LL_RI_PIN_10
  1259. * @arg @ref LL_RI_PIN_11
  1260. * @arg @ref LL_RI_PIN_12
  1261. * @arg @ref LL_RI_PIN_13
  1262. * @arg @ref LL_RI_PIN_14
  1263. * @arg @ref LL_RI_PIN_15
  1264. * @arg @ref LL_RI_PIN_ALL
  1265. * @retval None
  1266. */
  1267. __STATIC_INLINE void LL_RI_EnableHysteresis(uint32_t Port, uint32_t Pin)
  1268. {
  1269. __IO uint32_t *reg = (__IO uint32_t *)(uint32_t)((uint32_t)(&RI->HYSCR1) + (Port >> 1));
  1270. CLEAR_BIT(*reg, Pin << (16 * (Port & 1)));
  1271. }
  1272. /**
  1273. * @brief Disable Hysteresis of the input schmitt triger of the port X
  1274. * @rmtoll RI_HYSCR1 PA LL_RI_DisableHysteresis\n
  1275. * RI_HYSCR1 PB LL_RI_DisableHysteresis\n
  1276. * RI_HYSCR1 PC LL_RI_DisableHysteresis\n
  1277. * RI_HYSCR1 PD LL_RI_DisableHysteresis\n
  1278. * RI_HYSCR1 PE LL_RI_DisableHysteresis\n
  1279. * RI_HYSCR1 PF LL_RI_DisableHysteresis\n
  1280. * RI_HYSCR1 PG LL_RI_DisableHysteresis\n
  1281. * RI_HYSCR2 PA LL_RI_DisableHysteresis\n
  1282. * RI_HYSCR2 PB LL_RI_DisableHysteresis\n
  1283. * RI_HYSCR2 PC LL_RI_DisableHysteresis\n
  1284. * RI_HYSCR2 PD LL_RI_DisableHysteresis\n
  1285. * RI_HYSCR2 PE LL_RI_DisableHysteresis\n
  1286. * RI_HYSCR2 PF LL_RI_DisableHysteresis\n
  1287. * RI_HYSCR2 PG LL_RI_DisableHysteresis\n
  1288. * RI_HYSCR3 PA LL_RI_DisableHysteresis\n
  1289. * RI_HYSCR3 PB LL_RI_DisableHysteresis\n
  1290. * RI_HYSCR3 PC LL_RI_DisableHysteresis\n
  1291. * RI_HYSCR3 PD LL_RI_DisableHysteresis\n
  1292. * RI_HYSCR3 PE LL_RI_DisableHysteresis\n
  1293. * RI_HYSCR3 PF LL_RI_DisableHysteresis\n
  1294. * RI_HYSCR3 PG LL_RI_DisableHysteresis\n
  1295. * RI_HYSCR4 PA LL_RI_DisableHysteresis\n
  1296. * RI_HYSCR4 PB LL_RI_DisableHysteresis\n
  1297. * RI_HYSCR4 PC LL_RI_DisableHysteresis\n
  1298. * RI_HYSCR4 PD LL_RI_DisableHysteresis\n
  1299. * RI_HYSCR4 PE LL_RI_DisableHysteresis\n
  1300. * RI_HYSCR4 PF LL_RI_DisableHysteresis\n
  1301. * RI_HYSCR4 PG LL_RI_DisableHysteresis
  1302. * @param Port This parameter can be one of the following values:
  1303. * @arg @ref LL_RI_HSYTERESIS_PORT_A
  1304. * @arg @ref LL_RI_HSYTERESIS_PORT_B
  1305. * @arg @ref LL_RI_HSYTERESIS_PORT_C
  1306. * @arg @ref LL_RI_HSYTERESIS_PORT_D
  1307. * @arg @ref LL_RI_HSYTERESIS_PORT_E (*)
  1308. * @arg @ref LL_RI_HSYTERESIS_PORT_F (*)
  1309. * @arg @ref LL_RI_HSYTERESIS_PORT_G (*)
  1310. *
  1311. * (*) value not defined in all devices.
  1312. * @param Pin This parameter can be a combination of the following values:
  1313. * @arg @ref LL_RI_PIN_0
  1314. * @arg @ref LL_RI_PIN_1
  1315. * @arg @ref LL_RI_PIN_2
  1316. * @arg @ref LL_RI_PIN_3
  1317. * @arg @ref LL_RI_PIN_4
  1318. * @arg @ref LL_RI_PIN_5
  1319. * @arg @ref LL_RI_PIN_6
  1320. * @arg @ref LL_RI_PIN_7
  1321. * @arg @ref LL_RI_PIN_8
  1322. * @arg @ref LL_RI_PIN_9
  1323. * @arg @ref LL_RI_PIN_10
  1324. * @arg @ref LL_RI_PIN_11
  1325. * @arg @ref LL_RI_PIN_12
  1326. * @arg @ref LL_RI_PIN_13
  1327. * @arg @ref LL_RI_PIN_14
  1328. * @arg @ref LL_RI_PIN_15
  1329. * @arg @ref LL_RI_PIN_ALL
  1330. * @retval None
  1331. */
  1332. __STATIC_INLINE void LL_RI_DisableHysteresis(uint32_t Port, uint32_t Pin)
  1333. {
  1334. __IO uint32_t *reg = (__IO uint32_t *)(uint32_t)((uint32_t)(&RI->HYSCR1) + ((Port >> 1) << 2));
  1335. SET_BIT(*reg, Pin << (16 * (Port & 1)));
  1336. }
  1337. #if defined(RI_ASMR1_PA)
  1338. /**
  1339. * @brief Control analog switches of port X through the ADC interface or RI_ASCRx registers.
  1340. * @rmtoll RI_ASMR1 PA LL_RI_ControlSwitchByADC\n
  1341. * RI_ASMR1 PB LL_RI_ControlSwitchByADC\n
  1342. * RI_ASMR1 PC LL_RI_ControlSwitchByADC\n
  1343. * RI_ASMR1 PF LL_RI_ControlSwitchByADC\n
  1344. * RI_ASMR1 PG LL_RI_ControlSwitchByADC\n
  1345. * RI_ASMR2 PA LL_RI_ControlSwitchByADC\n
  1346. * RI_ASMR2 PB LL_RI_ControlSwitchByADC\n
  1347. * RI_ASMR2 PC LL_RI_ControlSwitchByADC\n
  1348. * RI_ASMR2 PF LL_RI_ControlSwitchByADC\n
  1349. * RI_ASMR2 PG LL_RI_ControlSwitchByADC\n
  1350. * RI_ASMR3 PA LL_RI_ControlSwitchByADC\n
  1351. * RI_ASMR3 PB LL_RI_ControlSwitchByADC\n
  1352. * RI_ASMR3 PC LL_RI_ControlSwitchByADC\n
  1353. * RI_ASMR3 PF LL_RI_ControlSwitchByADC\n
  1354. * RI_ASMR3 PG LL_RI_ControlSwitchByADC\n
  1355. * RI_ASMR4 PA LL_RI_ControlSwitchByADC\n
  1356. * RI_ASMR4 PB LL_RI_ControlSwitchByADC\n
  1357. * RI_ASMR4 PC LL_RI_ControlSwitchByADC\n
  1358. * RI_ASMR4 PF LL_RI_ControlSwitchByADC\n
  1359. * RI_ASMR4 PG LL_RI_ControlSwitchByADC\n
  1360. * RI_ASMR5 PA LL_RI_ControlSwitchByADC\n
  1361. * RI_ASMR5 PB LL_RI_ControlSwitchByADC\n
  1362. * RI_ASMR5 PC LL_RI_ControlSwitchByADC\n
  1363. * RI_ASMR5 PF LL_RI_ControlSwitchByADC\n
  1364. * RI_ASMR5 PG LL_RI_ControlSwitchByADC
  1365. * @param Port This parameter can be one of the following values:
  1366. * @arg @ref LL_RI_PORT_A
  1367. * @arg @ref LL_RI_PORT_B
  1368. * @arg @ref LL_RI_PORT_C
  1369. * @arg @ref LL_RI_PORT_F (*)
  1370. * @arg @ref LL_RI_PORT_G (*)
  1371. *
  1372. * (*) value not defined in all devices.
  1373. * @param Pin This parameter can be a combination of the following values:
  1374. * @arg @ref LL_RI_PIN_0
  1375. * @arg @ref LL_RI_PIN_1
  1376. * @arg @ref LL_RI_PIN_2
  1377. * @arg @ref LL_RI_PIN_3
  1378. * @arg @ref LL_RI_PIN_4
  1379. * @arg @ref LL_RI_PIN_5
  1380. * @arg @ref LL_RI_PIN_6
  1381. * @arg @ref LL_RI_PIN_7
  1382. * @arg @ref LL_RI_PIN_8
  1383. * @arg @ref LL_RI_PIN_9
  1384. * @arg @ref LL_RI_PIN_10
  1385. * @arg @ref LL_RI_PIN_11
  1386. * @arg @ref LL_RI_PIN_12
  1387. * @arg @ref LL_RI_PIN_13
  1388. * @arg @ref LL_RI_PIN_14
  1389. * @arg @ref LL_RI_PIN_15
  1390. * @arg @ref LL_RI_PIN_ALL
  1391. * @retval None
  1392. */
  1393. __STATIC_INLINE void LL_RI_ControlSwitchByADC(uint32_t Port, uint32_t Pin)
  1394. {
  1395. __IO uint32_t *reg = (__IO uint32_t *)(uint32_t)((uint32_t)(&RI->ASMR1) + ((Port * 3U) << 2));
  1396. CLEAR_BIT(*reg, Pin);
  1397. }
  1398. #endif /* RI_ASMR1_PA */
  1399. #if defined(RI_ASMR1_PA)
  1400. /**
  1401. * @brief Control analog switches of port X by the timer OC.
  1402. * @rmtoll RI_ASMR1 PA LL_RI_ControlSwitchByTIM\n
  1403. * RI_ASMR1 PB LL_RI_ControlSwitchByTIM\n
  1404. * RI_ASMR1 PC LL_RI_ControlSwitchByTIM\n
  1405. * RI_ASMR1 PF LL_RI_ControlSwitchByTIM\n
  1406. * RI_ASMR1 PG LL_RI_ControlSwitchByTIM\n
  1407. * RI_ASMR2 PA LL_RI_ControlSwitchByTIM\n
  1408. * RI_ASMR2 PB LL_RI_ControlSwitchByTIM\n
  1409. * RI_ASMR2 PC LL_RI_ControlSwitchByTIM\n
  1410. * RI_ASMR2 PF LL_RI_ControlSwitchByTIM\n
  1411. * RI_ASMR2 PG LL_RI_ControlSwitchByTIM\n
  1412. * RI_ASMR3 PA LL_RI_ControlSwitchByTIM\n
  1413. * RI_ASMR3 PB LL_RI_ControlSwitchByTIM\n
  1414. * RI_ASMR3 PC LL_RI_ControlSwitchByTIM\n
  1415. * RI_ASMR3 PF LL_RI_ControlSwitchByTIM\n
  1416. * RI_ASMR3 PG LL_RI_ControlSwitchByTIM\n
  1417. * RI_ASMR4 PA LL_RI_ControlSwitchByTIM\n
  1418. * RI_ASMR4 PB LL_RI_ControlSwitchByTIM\n
  1419. * RI_ASMR4 PC LL_RI_ControlSwitchByTIM\n
  1420. * RI_ASMR4 PF LL_RI_ControlSwitchByTIM\n
  1421. * RI_ASMR4 PG LL_RI_ControlSwitchByTIM\n
  1422. * RI_ASMR5 PA LL_RI_ControlSwitchByTIM\n
  1423. * RI_ASMR5 PB LL_RI_ControlSwitchByTIM\n
  1424. * RI_ASMR5 PC LL_RI_ControlSwitchByTIM\n
  1425. * RI_ASMR5 PF LL_RI_ControlSwitchByTIM\n
  1426. * RI_ASMR5 PG LL_RI_ControlSwitchByTIM
  1427. * @param Port This parameter can be one of the following values:
  1428. * @arg @ref LL_RI_PORT_A
  1429. * @arg @ref LL_RI_PORT_B
  1430. * @arg @ref LL_RI_PORT_C
  1431. * @arg @ref LL_RI_PORT_F (*)
  1432. * @arg @ref LL_RI_PORT_G (*)
  1433. *
  1434. * (*) value not defined in all devices.
  1435. * @param Pin This parameter can be a combination of the following values:
  1436. * @arg @ref LL_RI_PIN_0
  1437. * @arg @ref LL_RI_PIN_1
  1438. * @arg @ref LL_RI_PIN_2
  1439. * @arg @ref LL_RI_PIN_3
  1440. * @arg @ref LL_RI_PIN_4
  1441. * @arg @ref LL_RI_PIN_5
  1442. * @arg @ref LL_RI_PIN_6
  1443. * @arg @ref LL_RI_PIN_7
  1444. * @arg @ref LL_RI_PIN_8
  1445. * @arg @ref LL_RI_PIN_9
  1446. * @arg @ref LL_RI_PIN_10
  1447. * @arg @ref LL_RI_PIN_11
  1448. * @arg @ref LL_RI_PIN_12
  1449. * @arg @ref LL_RI_PIN_13
  1450. * @arg @ref LL_RI_PIN_14
  1451. * @arg @ref LL_RI_PIN_15
  1452. * @arg @ref LL_RI_PIN_ALL
  1453. * @retval None
  1454. */
  1455. __STATIC_INLINE void LL_RI_ControlSwitchByTIM(uint32_t Port, uint32_t Pin)
  1456. {
  1457. __IO uint32_t *reg = (__IO uint32_t *)(uint32_t)((uint32_t)(&RI->ASMR1) + ((Port * 3U) << 2));
  1458. SET_BIT(*reg, Pin);
  1459. }
  1460. #endif /* RI_ASMR1_PA */
  1461. #if defined(RI_CMR1_PA)
  1462. /**
  1463. * @brief Mask the input of port X during the capacitive sensing acquisition.
  1464. * @rmtoll RI_CMR1 PA LL_RI_MaskChannelDuringAcquisition\n
  1465. * RI_CMR1 PB LL_RI_MaskChannelDuringAcquisition\n
  1466. * RI_CMR1 PC LL_RI_MaskChannelDuringAcquisition\n
  1467. * RI_CMR1 PF LL_RI_MaskChannelDuringAcquisition\n
  1468. * RI_CMR1 PG LL_RI_MaskChannelDuringAcquisition\n
  1469. * RI_CMR2 PA LL_RI_MaskChannelDuringAcquisition\n
  1470. * RI_CMR2 PB LL_RI_MaskChannelDuringAcquisition\n
  1471. * RI_CMR2 PC LL_RI_MaskChannelDuringAcquisition\n
  1472. * RI_CMR2 PF LL_RI_MaskChannelDuringAcquisition\n
  1473. * RI_CMR2 PG LL_RI_MaskChannelDuringAcquisition\n
  1474. * RI_CMR3 PA LL_RI_MaskChannelDuringAcquisition\n
  1475. * RI_CMR3 PB LL_RI_MaskChannelDuringAcquisition\n
  1476. * RI_CMR3 PC LL_RI_MaskChannelDuringAcquisition\n
  1477. * RI_CMR3 PF LL_RI_MaskChannelDuringAcquisition\n
  1478. * RI_CMR3 PG LL_RI_MaskChannelDuringAcquisition\n
  1479. * RI_CMR4 PA LL_RI_MaskChannelDuringAcquisition\n
  1480. * RI_CMR4 PB LL_RI_MaskChannelDuringAcquisition\n
  1481. * RI_CMR4 PC LL_RI_MaskChannelDuringAcquisition\n
  1482. * RI_CMR4 PF LL_RI_MaskChannelDuringAcquisition\n
  1483. * RI_CMR4 PG LL_RI_MaskChannelDuringAcquisition\n
  1484. * RI_CMR5 PA LL_RI_MaskChannelDuringAcquisition\n
  1485. * RI_CMR5 PB LL_RI_MaskChannelDuringAcquisition\n
  1486. * RI_CMR5 PC LL_RI_MaskChannelDuringAcquisition\n
  1487. * RI_CMR5 PF LL_RI_MaskChannelDuringAcquisition\n
  1488. * RI_CMR5 PG LL_RI_MaskChannelDuringAcquisition
  1489. * @param Port This parameter can be one of the following values:
  1490. * @arg @ref LL_RI_PORT_A
  1491. * @arg @ref LL_RI_PORT_B
  1492. * @arg @ref LL_RI_PORT_C
  1493. * @arg @ref LL_RI_PORT_F (*)
  1494. * @arg @ref LL_RI_PORT_G (*)
  1495. *
  1496. * (*) value not defined in all devices.
  1497. * @param Pin This parameter can be a combination of the following values:
  1498. * @arg @ref LL_RI_PIN_0
  1499. * @arg @ref LL_RI_PIN_1
  1500. * @arg @ref LL_RI_PIN_2
  1501. * @arg @ref LL_RI_PIN_3
  1502. * @arg @ref LL_RI_PIN_4
  1503. * @arg @ref LL_RI_PIN_5
  1504. * @arg @ref LL_RI_PIN_6
  1505. * @arg @ref LL_RI_PIN_7
  1506. * @arg @ref LL_RI_PIN_8
  1507. * @arg @ref LL_RI_PIN_9
  1508. * @arg @ref LL_RI_PIN_10
  1509. * @arg @ref LL_RI_PIN_11
  1510. * @arg @ref LL_RI_PIN_12
  1511. * @arg @ref LL_RI_PIN_13
  1512. * @arg @ref LL_RI_PIN_14
  1513. * @arg @ref LL_RI_PIN_15
  1514. * @arg @ref LL_RI_PIN_ALL
  1515. * @retval None
  1516. */
  1517. __STATIC_INLINE void LL_RI_MaskChannelDuringAcquisition(uint32_t Port, uint32_t Pin)
  1518. {
  1519. __IO uint32_t *reg = (__IO uint32_t *)(uint32_t)((uint32_t)(&RI->CMR1) + ((Port * 3U) << 2));
  1520. CLEAR_BIT(*reg, Pin);
  1521. }
  1522. #endif /* RI_CMR1_PA */
  1523. #if defined(RI_CMR1_PA)
  1524. /**
  1525. * @brief Unmask the input of port X during the capacitive sensing acquisition.
  1526. * @rmtoll RI_CMR1 PA LL_RI_UnmaskChannelDuringAcquisition\n
  1527. * RI_CMR1 PB LL_RI_UnmaskChannelDuringAcquisition\n
  1528. * RI_CMR1 PC LL_RI_UnmaskChannelDuringAcquisition\n
  1529. * RI_CMR1 PF LL_RI_UnmaskChannelDuringAcquisition\n
  1530. * RI_CMR1 PG LL_RI_UnmaskChannelDuringAcquisition\n
  1531. * RI_CMR2 PA LL_RI_UnmaskChannelDuringAcquisition\n
  1532. * RI_CMR2 PB LL_RI_UnmaskChannelDuringAcquisition\n
  1533. * RI_CMR2 PC LL_RI_UnmaskChannelDuringAcquisition\n
  1534. * RI_CMR2 PF LL_RI_UnmaskChannelDuringAcquisition\n
  1535. * RI_CMR2 PG LL_RI_UnmaskChannelDuringAcquisition\n
  1536. * RI_CMR3 PA LL_RI_UnmaskChannelDuringAcquisition\n
  1537. * RI_CMR3 PB LL_RI_UnmaskChannelDuringAcquisition\n
  1538. * RI_CMR3 PC LL_RI_UnmaskChannelDuringAcquisition\n
  1539. * RI_CMR3 PF LL_RI_UnmaskChannelDuringAcquisition\n
  1540. * RI_CMR3 PG LL_RI_UnmaskChannelDuringAcquisition\n
  1541. * RI_CMR4 PA LL_RI_UnmaskChannelDuringAcquisition\n
  1542. * RI_CMR4 PB LL_RI_UnmaskChannelDuringAcquisition\n
  1543. * RI_CMR4 PC LL_RI_UnmaskChannelDuringAcquisition\n
  1544. * RI_CMR4 PF LL_RI_UnmaskChannelDuringAcquisition\n
  1545. * RI_CMR4 PG LL_RI_UnmaskChannelDuringAcquisition\n
  1546. * RI_CMR5 PA LL_RI_UnmaskChannelDuringAcquisition\n
  1547. * RI_CMR5 PB LL_RI_UnmaskChannelDuringAcquisition\n
  1548. * RI_CMR5 PC LL_RI_UnmaskChannelDuringAcquisition\n
  1549. * RI_CMR5 PF LL_RI_UnmaskChannelDuringAcquisition\n
  1550. * RI_CMR5 PG LL_RI_UnmaskChannelDuringAcquisition
  1551. * @param Port This parameter can be one of the following values:
  1552. * @arg @ref LL_RI_PORT_A
  1553. * @arg @ref LL_RI_PORT_B
  1554. * @arg @ref LL_RI_PORT_C
  1555. * @arg @ref LL_RI_PORT_F (*)
  1556. * @arg @ref LL_RI_PORT_G (*)
  1557. *
  1558. * (*) value not defined in all devices.
  1559. * @param Pin This parameter can be a combination of the following values:
  1560. * @arg @ref LL_RI_PIN_0
  1561. * @arg @ref LL_RI_PIN_1
  1562. * @arg @ref LL_RI_PIN_2
  1563. * @arg @ref LL_RI_PIN_3
  1564. * @arg @ref LL_RI_PIN_4
  1565. * @arg @ref LL_RI_PIN_5
  1566. * @arg @ref LL_RI_PIN_6
  1567. * @arg @ref LL_RI_PIN_7
  1568. * @arg @ref LL_RI_PIN_8
  1569. * @arg @ref LL_RI_PIN_9
  1570. * @arg @ref LL_RI_PIN_10
  1571. * @arg @ref LL_RI_PIN_11
  1572. * @arg @ref LL_RI_PIN_12
  1573. * @arg @ref LL_RI_PIN_13
  1574. * @arg @ref LL_RI_PIN_14
  1575. * @arg @ref LL_RI_PIN_15
  1576. * @arg @ref LL_RI_PIN_ALL
  1577. * @retval None
  1578. */
  1579. __STATIC_INLINE void LL_RI_UnmaskChannelDuringAcquisition(uint32_t Port, uint32_t Pin)
  1580. {
  1581. __IO uint32_t *reg = (__IO uint32_t *)(uint32_t)((uint32_t)(&RI->CMR1) + ((Port * 3U) << 2));
  1582. SET_BIT(*reg, Pin);
  1583. }
  1584. #endif /* RI_CMR1_PA */
  1585. #if defined(RI_CICR1_PA)
  1586. /**
  1587. * @brief Identify channel for timer input capture
  1588. * @rmtoll RI_CICR1 PA LL_RI_IdentifyChannelIO\n
  1589. * RI_CICR1 PB LL_RI_IdentifyChannelIO\n
  1590. * RI_CICR1 PC LL_RI_IdentifyChannelIO\n
  1591. * RI_CICR1 PF LL_RI_IdentifyChannelIO\n
  1592. * RI_CICR1 PG LL_RI_IdentifyChannelIO\n
  1593. * RI_CICR2 PA LL_RI_IdentifyChannelIO\n
  1594. * RI_CICR2 PB LL_RI_IdentifyChannelIO\n
  1595. * RI_CICR2 PC LL_RI_IdentifyChannelIO\n
  1596. * RI_CICR2 PF LL_RI_IdentifyChannelIO\n
  1597. * RI_CICR2 PG LL_RI_IdentifyChannelIO\n
  1598. * RI_CICR3 PA LL_RI_IdentifyChannelIO\n
  1599. * RI_CICR3 PB LL_RI_IdentifyChannelIO\n
  1600. * RI_CICR3 PC LL_RI_IdentifyChannelIO\n
  1601. * RI_CICR3 PF LL_RI_IdentifyChannelIO\n
  1602. * RI_CICR3 PG LL_RI_IdentifyChannelIO\n
  1603. * RI_CICR4 PA LL_RI_IdentifyChannelIO\n
  1604. * RI_CICR4 PB LL_RI_IdentifyChannelIO\n
  1605. * RI_CICR4 PC LL_RI_IdentifyChannelIO\n
  1606. * RI_CICR4 PF LL_RI_IdentifyChannelIO\n
  1607. * RI_CICR4 PG LL_RI_IdentifyChannelIO\n
  1608. * RI_CICR5 PA LL_RI_IdentifyChannelIO\n
  1609. * RI_CICR5 PB LL_RI_IdentifyChannelIO\n
  1610. * RI_CICR5 PC LL_RI_IdentifyChannelIO\n
  1611. * RI_CICR5 PF LL_RI_IdentifyChannelIO\n
  1612. * RI_CICR5 PG LL_RI_IdentifyChannelIO
  1613. * @param Port This parameter can be one of the following values:
  1614. * @arg @ref LL_RI_PORT_A
  1615. * @arg @ref LL_RI_PORT_B
  1616. * @arg @ref LL_RI_PORT_C
  1617. * @arg @ref LL_RI_PORT_F (*)
  1618. * @arg @ref LL_RI_PORT_G (*)
  1619. *
  1620. * (*) value not defined in all devices.
  1621. * @param Pin This parameter can be a combination of the following values:
  1622. * @arg @ref LL_RI_PIN_0
  1623. * @arg @ref LL_RI_PIN_1
  1624. * @arg @ref LL_RI_PIN_2
  1625. * @arg @ref LL_RI_PIN_3
  1626. * @arg @ref LL_RI_PIN_4
  1627. * @arg @ref LL_RI_PIN_5
  1628. * @arg @ref LL_RI_PIN_6
  1629. * @arg @ref LL_RI_PIN_7
  1630. * @arg @ref LL_RI_PIN_8
  1631. * @arg @ref LL_RI_PIN_9
  1632. * @arg @ref LL_RI_PIN_10
  1633. * @arg @ref LL_RI_PIN_11
  1634. * @arg @ref LL_RI_PIN_12
  1635. * @arg @ref LL_RI_PIN_13
  1636. * @arg @ref LL_RI_PIN_14
  1637. * @arg @ref LL_RI_PIN_15
  1638. * @arg @ref LL_RI_PIN_ALL
  1639. * @retval None
  1640. */
  1641. __STATIC_INLINE void LL_RI_IdentifyChannelIO(uint32_t Port, uint32_t Pin)
  1642. {
  1643. __IO uint32_t *reg = (__IO uint32_t *)(uint32_t)((uint32_t)(&RI->CICR1) + ((Port * 3U) << 2));
  1644. CLEAR_BIT(*reg, Pin);
  1645. }
  1646. #endif /* RI_CICR1_PA */
  1647. #if defined(RI_CICR1_PA)
  1648. /**
  1649. * @brief Identify sampling capacitor for timer input capture
  1650. * @rmtoll RI_CICR1 PA LL_RI_IdentifySamplingCapacitorIO\n
  1651. * RI_CICR1 PB LL_RI_IdentifySamplingCapacitorIO\n
  1652. * RI_CICR1 PC LL_RI_IdentifySamplingCapacitorIO\n
  1653. * RI_CICR1 PF LL_RI_IdentifySamplingCapacitorIO\n
  1654. * RI_CICR1 PG LL_RI_IdentifySamplingCapacitorIO\n
  1655. * RI_CICR2 PA LL_RI_IdentifySamplingCapacitorIO\n
  1656. * RI_CICR2 PB LL_RI_IdentifySamplingCapacitorIO\n
  1657. * RI_CICR2 PC LL_RI_IdentifySamplingCapacitorIO\n
  1658. * RI_CICR2 PF LL_RI_IdentifySamplingCapacitorIO\n
  1659. * RI_CICR2 PG LL_RI_IdentifySamplingCapacitorIO\n
  1660. * RI_CICR3 PA LL_RI_IdentifySamplingCapacitorIO\n
  1661. * RI_CICR3 PB LL_RI_IdentifySamplingCapacitorIO\n
  1662. * RI_CICR3 PC LL_RI_IdentifySamplingCapacitorIO\n
  1663. * RI_CICR3 PF LL_RI_IdentifySamplingCapacitorIO\n
  1664. * RI_CICR3 PG LL_RI_IdentifySamplingCapacitorIO\n
  1665. * RI_CICR4 PA LL_RI_IdentifySamplingCapacitorIO\n
  1666. * RI_CICR4 PB LL_RI_IdentifySamplingCapacitorIO\n
  1667. * RI_CICR4 PC LL_RI_IdentifySamplingCapacitorIO\n
  1668. * RI_CICR4 PF LL_RI_IdentifySamplingCapacitorIO\n
  1669. * RI_CICR4 PG LL_RI_IdentifySamplingCapacitorIO\n
  1670. * RI_CICR5 PA LL_RI_IdentifySamplingCapacitorIO\n
  1671. * RI_CICR5 PB LL_RI_IdentifySamplingCapacitorIO\n
  1672. * RI_CICR5 PC LL_RI_IdentifySamplingCapacitorIO\n
  1673. * RI_CICR5 PF LL_RI_IdentifySamplingCapacitorIO\n
  1674. * RI_CICR5 PG LL_RI_IdentifySamplingCapacitorIO
  1675. * @param Port This parameter can be one of the following values:
  1676. * @arg @ref LL_RI_PORT_A
  1677. * @arg @ref LL_RI_PORT_B
  1678. * @arg @ref LL_RI_PORT_C
  1679. * @arg @ref LL_RI_PORT_F (*)
  1680. * @arg @ref LL_RI_PORT_G (*)
  1681. *
  1682. * (*) value not defined in all devices.
  1683. * @param Pin This parameter can be a combination of the following values:
  1684. * @arg @ref LL_RI_PIN_0
  1685. * @arg @ref LL_RI_PIN_1
  1686. * @arg @ref LL_RI_PIN_2
  1687. * @arg @ref LL_RI_PIN_3
  1688. * @arg @ref LL_RI_PIN_4
  1689. * @arg @ref LL_RI_PIN_5
  1690. * @arg @ref LL_RI_PIN_6
  1691. * @arg @ref LL_RI_PIN_7
  1692. * @arg @ref LL_RI_PIN_8
  1693. * @arg @ref LL_RI_PIN_9
  1694. * @arg @ref LL_RI_PIN_10
  1695. * @arg @ref LL_RI_PIN_11
  1696. * @arg @ref LL_RI_PIN_12
  1697. * @arg @ref LL_RI_PIN_13
  1698. * @arg @ref LL_RI_PIN_14
  1699. * @arg @ref LL_RI_PIN_15
  1700. * @arg @ref LL_RI_PIN_ALL
  1701. * @retval None
  1702. */
  1703. __STATIC_INLINE void LL_RI_IdentifySamplingCapacitorIO(uint32_t Port, uint32_t Pin)
  1704. {
  1705. __IO uint32_t *reg = (__IO uint32_t *)(uint32_t)((uint32_t)(&RI->CICR1) + ((Port * 3U) << 2));
  1706. SET_BIT(*reg, Pin);
  1707. }
  1708. #endif /* RI_CICR1_PA */
  1709. /**
  1710. * @}
  1711. */
  1712. /** @defgroup SYSTEM_LL_EF_FLASH FLASH
  1713. * @{
  1714. */
  1715. /**
  1716. * @brief Set FLASH Latency
  1717. * @note Latetency can be modified only when ACC64 is set. (through function @ref LL_FLASH_Enable64bitAccess)
  1718. * @rmtoll FLASH_ACR LATENCY LL_FLASH_SetLatency
  1719. * @param Latency This parameter can be one of the following values:
  1720. * @arg @ref LL_FLASH_LATENCY_0
  1721. * @arg @ref LL_FLASH_LATENCY_1
  1722. * @retval None
  1723. */
  1724. __STATIC_INLINE void LL_FLASH_SetLatency(uint32_t Latency)
  1725. {
  1726. MODIFY_REG(FLASH->ACR, FLASH_ACR_LATENCY, Latency);
  1727. }
  1728. /**
  1729. * @brief Get FLASH Latency
  1730. * @rmtoll FLASH_ACR LATENCY LL_FLASH_GetLatency
  1731. * @retval Returned value can be one of the following values:
  1732. * @arg @ref LL_FLASH_LATENCY_0
  1733. * @arg @ref LL_FLASH_LATENCY_1
  1734. */
  1735. __STATIC_INLINE uint32_t LL_FLASH_GetLatency(void)
  1736. {
  1737. return (uint32_t)(READ_BIT(FLASH->ACR, FLASH_ACR_LATENCY));
  1738. }
  1739. /**
  1740. * @brief Enable Prefetch
  1741. * @note Prefetch can be enabled only when ACC64 is set. (through function @ref LL_FLASH_Enable64bitAccess)
  1742. * @rmtoll FLASH_ACR PRFTEN LL_FLASH_EnablePrefetch
  1743. * @retval None
  1744. */
  1745. __STATIC_INLINE void LL_FLASH_EnablePrefetch(void)
  1746. {
  1747. SET_BIT(FLASH->ACR, FLASH_ACR_PRFTEN);
  1748. }
  1749. /**
  1750. * @brief Disable Prefetch
  1751. * @note Prefetch can be disabled only when ACC64 is set. (through function @ref LL_FLASH_Enable64bitAccess)
  1752. * @rmtoll FLASH_ACR PRFTEN LL_FLASH_DisablePrefetch
  1753. * @retval None
  1754. */
  1755. __STATIC_INLINE void LL_FLASH_DisablePrefetch(void)
  1756. {
  1757. CLEAR_BIT(FLASH->ACR, FLASH_ACR_PRFTEN);
  1758. }
  1759. /**
  1760. * @brief Check if Prefetch buffer is enabled
  1761. * @rmtoll FLASH_ACR PRFTEN LL_FLASH_IsPrefetchEnabled
  1762. * @retval State of bit (1 or 0).
  1763. */
  1764. __STATIC_INLINE uint32_t LL_FLASH_IsPrefetchEnabled(void)
  1765. {
  1766. return (READ_BIT(FLASH->ACR, FLASH_ACR_PRFTEN) == (FLASH_ACR_PRFTEN));
  1767. }
  1768. /**
  1769. * @brief Enable 64-bit access
  1770. * @rmtoll FLASH_ACR ACC64 LL_FLASH_Enable64bitAccess
  1771. * @retval None
  1772. */
  1773. __STATIC_INLINE void LL_FLASH_Enable64bitAccess(void)
  1774. {
  1775. SET_BIT(FLASH->ACR, FLASH_ACR_ACC64);
  1776. }
  1777. /**
  1778. * @brief Disable 64-bit access
  1779. * @rmtoll FLASH_ACR ACC64 LL_FLASH_Disable64bitAccess
  1780. * @retval None
  1781. */
  1782. __STATIC_INLINE void LL_FLASH_Disable64bitAccess(void)
  1783. {
  1784. CLEAR_BIT(FLASH->ACR, FLASH_ACR_ACC64);
  1785. }
  1786. /**
  1787. * @brief Check if 64-bit access is enabled
  1788. * @rmtoll FLASH_ACR ACC64 LL_FLASH_Is64bitAccessEnabled
  1789. * @retval State of bit (1 or 0).
  1790. */
  1791. __STATIC_INLINE uint32_t LL_FLASH_Is64bitAccessEnabled(void)
  1792. {
  1793. return (READ_BIT(FLASH->ACR, FLASH_ACR_ACC64) == (FLASH_ACR_ACC64));
  1794. }
  1795. /**
  1796. * @brief Enable Flash Power-down mode during run mode or Low-power run mode
  1797. * @note Flash memory can be put in power-down mode only when the code is executed
  1798. * from RAM
  1799. * @note Flash must not be accessed when power down is enabled
  1800. * @note Flash must not be put in power-down while a program or an erase operation
  1801. * is on-going
  1802. * @rmtoll FLASH_ACR RUN_PD LL_FLASH_EnableRunPowerDown\n
  1803. * FLASH_PDKEYR PDKEY1 LL_FLASH_EnableRunPowerDown\n
  1804. * FLASH_PDKEYR PDKEY2 LL_FLASH_EnableRunPowerDown
  1805. * @retval None
  1806. */
  1807. __STATIC_INLINE void LL_FLASH_EnableRunPowerDown(void)
  1808. {
  1809. /* Following values must be written consecutively to unlock the RUN_PD bit in
  1810. FLASH_ACR */
  1811. WRITE_REG(FLASH->PDKEYR, FLASH_PDKEY1);
  1812. WRITE_REG(FLASH->PDKEYR, FLASH_PDKEY2);
  1813. SET_BIT(FLASH->ACR, FLASH_ACR_RUN_PD);
  1814. }
  1815. /**
  1816. * @brief Disable Flash Power-down mode during run mode or Low-power run mode
  1817. * @rmtoll FLASH_ACR RUN_PD LL_FLASH_DisableRunPowerDown\n
  1818. * FLASH_PDKEYR PDKEY1 LL_FLASH_DisableRunPowerDown\n
  1819. * FLASH_PDKEYR PDKEY2 LL_FLASH_DisableRunPowerDown
  1820. * @retval None
  1821. */
  1822. __STATIC_INLINE void LL_FLASH_DisableRunPowerDown(void)
  1823. {
  1824. /* Following values must be written consecutively to unlock the RUN_PD bit in
  1825. FLASH_ACR */
  1826. WRITE_REG(FLASH->PDKEYR, FLASH_PDKEY1);
  1827. WRITE_REG(FLASH->PDKEYR, FLASH_PDKEY2);
  1828. CLEAR_BIT(FLASH->ACR, FLASH_ACR_RUN_PD);
  1829. }
  1830. /**
  1831. * @brief Enable Flash Power-down mode during Sleep or Low-power sleep mode
  1832. * @note Flash must not be put in power-down while a program or an erase operation
  1833. * is on-going
  1834. * @rmtoll FLASH_ACR SLEEP_PD LL_FLASH_EnableSleepPowerDown
  1835. * @retval None
  1836. */
  1837. __STATIC_INLINE void LL_FLASH_EnableSleepPowerDown(void)
  1838. {
  1839. SET_BIT(FLASH->ACR, FLASH_ACR_SLEEP_PD);
  1840. }
  1841. /**
  1842. * @brief Disable Flash Power-down mode during Sleep or Low-power sleep mode
  1843. * @rmtoll FLASH_ACR SLEEP_PD LL_FLASH_DisableSleepPowerDown
  1844. * @retval None
  1845. */
  1846. __STATIC_INLINE void LL_FLASH_DisableSleepPowerDown(void)
  1847. {
  1848. CLEAR_BIT(FLASH->ACR, FLASH_ACR_SLEEP_PD);
  1849. }
  1850. /**
  1851. * @}
  1852. */
  1853. /**
  1854. * @}
  1855. */
  1856. /**
  1857. * @}
  1858. */
  1859. #endif /* defined (FLASH) || defined (SYSCFG) || defined (DBGMCU) || defined(RI) */
  1860. /**
  1861. * @}
  1862. */
  1863. #ifdef __cplusplus
  1864. }
  1865. #endif
  1866. #endif /* __STM32L1xx_LL_SYSTEM_H */
  1867. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/