S5443Top.v 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236
  1. `timescale 1ns / 1ps
  2. //////////////////////////////////////////////////////////////////////////////////
  3. // company:
  4. // engineer:
  5. //
  6. // create date: 12:23:20 05/20/2019
  7. // design name:
  8. // module name: S5443Top
  9. // project name:
  10. // target devices:
  11. // tool versions:
  12. // description:
  13. //
  14. // dependencies:
  15. //
  16. // revision:
  17. // revision 0.01 - file created
  18. // additional comments:
  19. //
  20. //================================================================================
  21. //
  22. //Spi clock for ADC initialization is 15Mhz.
  23. //Spi clock for RegMap work is 41Mhz.
  24. //Нужно сделать процедуру сброса для импульсных измерений, такую же как для обычных, тоесть по детектированию спадающего фронта StartMeas;
  25. //Забрать из команды настройки измерения, биты управления ключем и замкнуть на выходы.
  26. //////////////////////////////////////////////////////////////////////////////////
  27. // xc7s25-2csga225
  28. module S5443Top
  29. #(
  30. parameter LpDataWidth = 16,
  31. parameter CtrlWidth = 4,
  32. parameter AdcDataWidth = 14,
  33. parameter ThresholdWidth = 24,
  34. parameter ResultWidth = 32,
  35. parameter ChNum = 4,
  36. parameter PGenNum = 7,
  37. parameter TrigPortsNum = 6,
  38. parameter Ratio = 8,
  39. parameter DelayValue = 24000,
  40. parameter LengthWidth = 2000,
  41. parameter DataWidth = 24,
  42. parameter DataNum = 26,
  43. parameter CmdRegWidth = 32,
  44. parameter HeaderWidth = 7,
  45. parameter CmdDataRegWith = 24,
  46. parameter DataCntWidth = 5,
  47. parameter Divparam = 4,
  48. parameter MeasPeriod = 44,
  49. parameter PhIncWidth = 32,
  50. parameter NcoWidth = 18
  51. )
  52. (
  53. //common ports
  54. input Clk_i,
  55. //fpga-adc1 data interface
  56. input Adc1FclkP_i,
  57. input Adc1FclkN_i,
  58. input Adc1DataDa0P_i,
  59. input Adc1DataDa0N_i,
  60. input Adc1DataDa1P_i,
  61. input Adc1DataDa1N_i,
  62. input Adc1DataDb0P_i,
  63. input Adc1DataDb0N_i,
  64. input Adc1DataDb1P_i,
  65. input Adc1DataDb1N_i,
  66. //fpga-adc2 data interface
  67. input Adc2FclkP_i,
  68. input Adc2FclkN_i,
  69. input Adc2DataDa0P_i,
  70. input Adc2DataDa0N_i,
  71. input Adc2DataDa1P_i,
  72. input Adc2DataDa1N_i,
  73. input Adc2DataDb0P_i,
  74. input Adc2DataDb0N_i,
  75. input Adc2DataDb1P_i,
  76. input Adc2DataDb1N_i,
  77. //fpga-adc's initialization interface
  78. output AdcInitMosi_o,
  79. output AdcInitClk_o,
  80. output Adc1InitCs_o,
  81. output Adc2InitCs_o,
  82. output AdcInitRst_o,
  83. //ditherCtrl
  84. output DitherCtrlCh1_o,
  85. output DitherCtrlCh2_o,
  86. //fpga-dsp cmd interface
  87. input Mosi_i,
  88. input Sck_i,
  89. input Ss_i,
  90. // input Miso_i,
  91. output Miso_o,
  92. //fpga-dsp data interface
  93. output LpOutClk_o,
  94. output LpOutFs_o,
  95. output [LpDataWidth-1:0] LpOutData_o,
  96. //fpga-dsp signals
  97. input StartMeasDsp_i, //"high"- start meas, "low"-stop meas
  98. input StartMeasEvent_i,
  99. //overload lines
  100. output Overload_o,
  101. //gain lines
  102. input DspReadyForRx_i,
  103. output [ChNum-1:0] AmpEn_o, // 0-adc1ChA 1-adc1ChB 2-adc2ChA 3-adc2ChB
  104. ///test port for testbench
  105. input [AdcDataWidth-1:0] AdcData_i
  106. );
  107. //================================================================================
  108. // reg/wire
  109. //================================================================================
  110. //captured data
  111. wire [AdcDataWidth-1:0] adc1ChT1Data;
  112. wire [AdcDataWidth-1:0] adc1ChR1Data;
  113. wire [AdcDataWidth-1:0] adc2ChR2Data;
  114. wire [AdcDataWidth-1:0] adc2ChT2Data;
  115. reg startMeasSync;
  116. wire intTrig1;
  117. reg startMeasEventReg;
  118. wire startMeasEventPos = (!startMeasEventReg&StartMeasEvent_i);
  119. wire intTrig;
  120. wire trigForIntTrig2;
  121. wire intTrig2;
  122. wire gatingPulse;
  123. wire sampleStrobe;
  124. wire [ChNum-1:0] measStartBus;
  125. reg measStart;
  126. //spi signals for adc init
  127. wire adcInitRst;
  128. wire adcInitMosi;
  129. wire adcInitSck;
  130. wire adc0InitCs;
  131. wire adc1InitCs;
  132. wire [ResultWidth-1:0] adc1ImT1;
  133. wire [ResultWidth-1:0] adc1ReT1;
  134. wire [ResultWidth-1:0] adc1ImR1;
  135. wire [ResultWidth-1:0] adc1ReR1;
  136. wire [ResultWidth-1:0] adc2ImT2;
  137. wire [ResultWidth-1:0] adc2ReT2;
  138. wire [ResultWidth-1:0] adc2ImR2;
  139. wire [ResultWidth-1:0] adc2ReR2;
  140. wire measDataRdy;
  141. wire timersClk;
  142. wire [ThresholdWidth-1:0] lowThreshold;
  143. wire [ThresholdWidth-1:0] highThreshold;
  144. wire initRst;
  145. wire gclk;
  146. reg ledReg;
  147. wire [CmdRegWidth-1:0] cmdDataReg;
  148. wire cmdDataVal;
  149. wire [CmdDataRegWith-1:0] ansReg;
  150. wire [HeaderWidth-1:0] ansAddr;
  151. wire [CmdDataRegWith-1:0] gainCtrl;
  152. wire [CmdDataRegWith-1:0] gainLowThreshT1;
  153. wire [CmdDataRegWith-1:0] gainHighThreshT1;
  154. wire [CmdDataRegWith-1:0] gainLowThreshR1;
  155. wire [CmdDataRegWith-1:0] gainHighThreshR1;
  156. wire [CmdDataRegWith-1:0] gainLowThreshT2;
  157. wire [CmdDataRegWith-1:0] gainHighThreshT2;
  158. wire [CmdDataRegWith-1:0] gainLowThreshR2;
  159. wire [CmdDataRegWith-1:0] gainHighThreshR2;
  160. wire [ChNum-1:0] overCtrlChannels;
  161. wire [CmdDataRegWith-1:0] overCtrl = {{CmdDataRegWith-ChNum{1'b0}},overCtrlChannels};
  162. wire [CmdDataRegWith-1:0] overThresh;
  163. wire [CmdDataRegWith-1:0] ditherCtrl;
  164. wire [CmdDataRegWith-1:0] windowGenPhase1;
  165. wire [CmdDataRegWith-1:0] windowGenPhase2;
  166. wire [CmdDataRegWith-1:0] adcCtrl;
  167. wire [CmdDataRegWith-1:0] adcDirectRd0;
  168. wire [CmdDataRegWith-1:0] adcDirectRd1;
  169. wire [CmdDataRegWith-1:0] ifFtwL;
  170. wire [CmdDataRegWith-1:0] ifFtwH;
  171. wire [CmdDataRegWith-1:0] measCtrl;
  172. wire [CmdDataRegWith-1:0] amplitudeMod;
  173. wire [CmdDataRegWith-1:0] dspTrigIn;
  174. wire [CmdDataRegWith-1:0] dspTrigOut;
  175. wire [CmdDataRegWith-1:0] dspTrigIn1;
  176. wire [CmdDataRegWith-1:0] dspTrigIn2;
  177. wire [CmdDataRegWith-1:0] dspTrigOut1;
  178. wire [CmdDataRegWith-1:0] dspTrigOut2;
  179. wire [CmdDataRegWith-1:0] filterCorrCoefL;
  180. wire [CmdDataRegWith-1:0] filterCorrCoefH;
  181. wire trigToDsp0;
  182. wire trigToDsp1;
  183. wire intTrigToExtDev0;
  184. wire intTrigToExtDev1;
  185. wire delayDoneFlag0;
  186. wire delayDoneFlag1;
  187. wire trigEn0;
  188. wire trigEn1;
  189. wire stopMeas;
  190. reg stopMeasR;
  191. wire [NcoWidth-1:0] ncoCos;
  192. wire [NcoWidth-1:0] ncoSin;
  193. wire [CmdDataRegWith-1:0] gainLowThresholdBus [ChNum-1:0];
  194. wire [CmdDataRegWith-1:0] gainHighThresholdBus [ChNum-1:0];
  195. wire [ChNum-1:0] ampEnNewStates;
  196. wire [ChNum-1:0] sensEn;
  197. wire [ChNum-1:0] gainManual;
  198. wire [ChNum-1:0] gainAutoEn;
  199. wire [AdcDataWidth-1:0] adcDataBus [ChNum-1:0];
  200. wire overCtrlR = |overCtrlChannels[ChNum-1:0];
  201. localparam TESTCNTPARAM = 32'd100000000;
  202. reg [31:0] testCnt;
  203. wire refClk;
  204. wire Clk100_o;
  205. wire measWind;
  206. wire measTrig;
  207. wire measTrigVal;
  208. wire refSeqPulse;
  209. wire refSeq;
  210. //Pmeas wires
  211. //PG1 Regs
  212. wire [CmdDataRegWith-1:0] pG1P1Del;
  213. wire [CmdDataRegWith-1:0] pG1P2Del;
  214. wire [CmdDataRegWith-1:0] pG1P3Del;
  215. wire [CmdDataRegWith-1:0] pG1P123Del;
  216. wire [CmdDataRegWith-1:0] pG1P1Width;
  217. wire [CmdDataRegWith-1:0] pG1P2Width;
  218. wire [CmdDataRegWith-1:0] pG1P3Width;
  219. wire [CmdDataRegWith-1:0] pG1P123Width;
  220. //PG2 Regs
  221. wire [CmdDataRegWith-1:0] pG2P1Del;
  222. wire [CmdDataRegWith-1:0] pG2P2Del;
  223. wire [CmdDataRegWith-1:0] pG2P3Del;
  224. wire [CmdDataRegWith-1:0] pG2P123Del;
  225. wire [CmdDataRegWith-1:0] pG2P1Width;
  226. wire [CmdDataRegWith-1:0] pG2P2Width;
  227. wire [CmdDataRegWith-1:0] pG2P3Width;
  228. wire [CmdDataRegWith-1:0] pG2P123Width;
  229. //PG3 Regs
  230. wire [CmdDataRegWith-1:0] pG3P1Del;
  231. wire [CmdDataRegWith-1:0] pG3P2Del;
  232. wire [CmdDataRegWith-1:0] pG3P3Del;
  233. wire [CmdDataRegWith-1:0] pG3P123Del;
  234. wire [CmdDataRegWith-1:0] pG3P1Width;
  235. wire [CmdDataRegWith-1:0] pG3P2Width;
  236. wire [CmdDataRegWith-1:0] pG3P3Width;
  237. wire [CmdDataRegWith-1:0] pG3P123Width;
  238. //PG4 Regs
  239. wire [CmdDataRegWith-1:0] pG4P1Del;
  240. wire [CmdDataRegWith-1:0] pG4P2Del;
  241. wire [CmdDataRegWith-1:0] pG4P3Del;
  242. wire [CmdDataRegWith-1:0] pG4P123Del;
  243. wire [CmdDataRegWith-1:0] pG4P1Width;
  244. wire [CmdDataRegWith-1:0] pG4P2Width;
  245. wire [CmdDataRegWith-1:0] pG4P3Width;
  246. wire [CmdDataRegWith-1:0] pG4P123Width;
  247. //PG5 Regs
  248. wire [CmdDataRegWith-1:0] pG5P1Del;
  249. wire [CmdDataRegWith-1:0] pG5P2Del;
  250. wire [CmdDataRegWith-1:0] pG5P3Del;
  251. wire [CmdDataRegWith-1:0] pG5P123Del;
  252. wire [CmdDataRegWith-1:0] pG5P1Width;
  253. wire [CmdDataRegWith-1:0] pG5P2Width;
  254. wire [CmdDataRegWith-1:0] pG5P3Width;
  255. wire [CmdDataRegWith-1:0] pG5P123Width;
  256. //PG6 Regs
  257. wire [CmdDataRegWith-1:0] pG6P1Del;
  258. wire [CmdDataRegWith-1:0] pG6P2Del;
  259. wire [CmdDataRegWith-1:0] pG6P3Del;
  260. wire [CmdDataRegWith-1:0] pG6P123Del;
  261. wire [CmdDataRegWith-1:0] pG6P1Width;
  262. wire [CmdDataRegWith-1:0] pG6P2Width;
  263. wire [CmdDataRegWith-1:0] pG6P3Width;
  264. wire [CmdDataRegWith-1:0] pG6P123Width;
  265. //PG7 Regs
  266. wire [CmdDataRegWith-1:0] pG7P1Del;
  267. wire [CmdDataRegWith-1:0] pG7P2Del;
  268. wire [CmdDataRegWith-1:0] pG7P3Del;
  269. wire [CmdDataRegWith-1:0] pG7P123Del;
  270. wire [CmdDataRegWith-1:0] pG7P1Width;
  271. wire [CmdDataRegWith-1:0] pG7P2Width;
  272. wire [CmdDataRegWith-1:0] pG7P3Width;
  273. wire [CmdDataRegWith-1:0] pG7P123Width;
  274. wire [CmdDataRegWith-1:0] measNum1;
  275. wire [CmdDataRegWith-1:0] measNum2;
  276. wire [CmdDataRegWith-1:0] pgMode0;
  277. wire [CmdDataRegWith-1:0] pgMode1;
  278. wire [CmdDataRegWith-1:0] muxCtrl1;
  279. wire [CmdDataRegWith-1:0] muxCtrl2;
  280. wire [CmdDataRegWith-1:0] muxCtrl3;
  281. wire [CmdDataRegWith-1:0] muxCtrl4;
  282. wire [CmdRegWidth-29:0] pgModeArray [PGenNum-1:0];
  283. wire pgPulsePolArray [PGenNum-1:0];
  284. wire pgEnEdgeArray [PGenNum-1:0];
  285. wire [PGenNum-1:0] pgRstArray;
  286. wire [6:0] pGenRst;
  287. wire [6:0] pGenMeasRst;
  288. wire pGenRstDone;
  289. wire [CmdRegWidth-28:0] pgMuxCtrlArray [PGenNum-1:0];
  290. wire [CmdRegWidth-28:0] extTrigMuxCtrlArray [TrigPortsNum-1:0];
  291. wire [TrigPortsNum-1:0] extTrigDirCmd = measCtrl[21:16];
  292. wire [CmdRegWidth-1:0] pgP1DelArray [PGenNum-1:0];
  293. wire [CmdRegWidth-1:0] pgP2DelArray [PGenNum-1:0];
  294. wire [CmdRegWidth-1:0] pgP3DelArray [PGenNum-1:0];
  295. wire [CmdRegWidth-1:0] pgP1WidthArray [PGenNum-1:0];
  296. wire [CmdRegWidth-1:0] pgP2WidthArray [PGenNum-1:0];
  297. wire [CmdRegWidth-1:0] pgP3WidthArray [PGenNum-1:0];
  298. wire [PGenNum-1:0] pulseBus;
  299. wire [PGenNum-1:0] pgMuxedOut;
  300. wire [TrigPortsNum-1:0] extPortsMuxedOut;
  301. wire measEnd;
  302. wire modOut;
  303. wire [3:0] modKeyCtrl;
  304. wire tirgToDspEvent;
  305. wire trigFromDspEvent;
  306. wire oscWind;
  307. wire oscDataRdFlag;
  308. wire dspBusy;
  309. wire fifoEn;
  310. reg dspReadyForRxReg;
  311. wire sampleStrobeGenRst;
  312. //================================================================================
  313. // assignments
  314. //================================================================================
  315. assign pgModeArray [PGenNum-1] = pgMode0[21:18];
  316. assign pgModeArray [PGenNum-2] = pgMode0[17:15];
  317. assign pgModeArray [PGenNum-3] = pgMode0[14:12];
  318. assign pgModeArray [PGenNum-4] = pgMode0[11:9];
  319. assign pgModeArray [PGenNum-5] = pgMode0[8:6];
  320. assign pgModeArray [PGenNum-6] = pgMode0[5:3];
  321. assign pgModeArray [PGenNum-7] = pgMode0[2:0];
  322. assign pgPulsePolArray [PGenNum-1] = pgMode1[16];
  323. assign pgPulsePolArray [PGenNum-2] = pgMode1[15];
  324. assign pgPulsePolArray [PGenNum-3] = pgMode1[14];
  325. assign pgPulsePolArray [PGenNum-4] = pgMode1[13];
  326. assign pgPulsePolArray [PGenNum-5] = pgMode1[12];
  327. assign pgPulsePolArray [PGenNum-6] = pgMode1[11];
  328. assign pgPulsePolArray [PGenNum-7] = pgMode1[10];
  329. assign pgEnEdgeArray [PGenNum-1] = pgMode1[23];
  330. assign pgEnEdgeArray [PGenNum-2] = pgMode1[22];
  331. assign pgEnEdgeArray [PGenNum-3] = pgMode1[21];
  332. assign pgEnEdgeArray [PGenNum-4] = pgMode1[20];
  333. assign pgEnEdgeArray [PGenNum-5] = pgMode1[19];
  334. assign pgEnEdgeArray [PGenNum-6] = pgMode1[18];
  335. assign pgEnEdgeArray [PGenNum-7] = pgMode1[17];
  336. assign pgRstArray [PGenNum-1] = pgMode1[6];
  337. assign pgRstArray [PGenNum-2] = pgMode1[5];
  338. assign pgRstArray [PGenNum-3] = pgMode1[4];
  339. assign pgRstArray [PGenNum-4] = pgMode1[3];
  340. assign pgRstArray [PGenNum-5] = pgMode1[2];
  341. assign pgRstArray [PGenNum-6] = pgMode1[1];
  342. assign pgRstArray [PGenNum-7] = pgMode1[0];
  343. assign pgMuxCtrlArray [PGenNum-1] = muxCtrl1[19:15];
  344. assign pgMuxCtrlArray [PGenNum-2] = muxCtrl1[14:10];
  345. assign pgMuxCtrlArray [PGenNum-3] = muxCtrl1[9:5];
  346. assign pgMuxCtrlArray [PGenNum-4] = muxCtrl1[4:0];
  347. assign pgMuxCtrlArray [PGenNum-5] = muxCtrl2[19:15];
  348. assign pgMuxCtrlArray [PGenNum-6] = muxCtrl2[14:10];
  349. assign pgMuxCtrlArray [PGenNum-7] = muxCtrl2[9:5];
  350. assign extTrigMuxCtrlArray [TrigPortsNum-1] = muxCtrl4[19:15];
  351. assign extTrigMuxCtrlArray [TrigPortsNum-2] = muxCtrl4[14:10];
  352. assign extTrigMuxCtrlArray [TrigPortsNum-3] = muxCtrl4[9:5];
  353. assign extTrigMuxCtrlArray [TrigPortsNum-4] = muxCtrl4[4:0];
  354. assign extTrigMuxCtrlArray [TrigPortsNum-5] = muxCtrl3[9:5];
  355. assign extTrigMuxCtrlArray [TrigPortsNum-6] = muxCtrl3[4:0];
  356. assign pgP1DelArray[PGenNum-1] = {pG7P123Del[7:0],pG7P1Del};
  357. assign pgP1DelArray[PGenNum-2] = {pG6P123Del[7:0],pG6P1Del};
  358. assign pgP1DelArray[PGenNum-3] = {pG5P123Del[7:0],pG5P1Del};
  359. assign pgP1DelArray[PGenNum-4] = {pG4P123Del[7:0],pG4P1Del};
  360. assign pgP1DelArray[PGenNum-5] = {pG3P123Del[7:0],pG3P1Del};
  361. assign pgP1DelArray[PGenNum-6] = {pG2P123Del[7:0],pG2P1Del};
  362. assign pgP1DelArray[PGenNum-7] = {pG1P123Del[7:0],pG1P1Del};
  363. assign pgP2DelArray[PGenNum-1] = {pG7P123Del[15:8],pG7P2Del};
  364. assign pgP2DelArray[PGenNum-2] = {pG6P123Del[15:8],pG6P2Del};
  365. assign pgP2DelArray[PGenNum-3] = {pG5P123Del[15:8],pG5P2Del};
  366. assign pgP2DelArray[PGenNum-4] = {pG4P123Del[15:8],pG4P2Del};
  367. assign pgP2DelArray[PGenNum-5] = {pG3P123Del[15:8],pG3P2Del};
  368. assign pgP2DelArray[PGenNum-6] = {pG2P123Del[15:8],pG2P2Del};
  369. assign pgP2DelArray[PGenNum-7] = {pG1P123Del[15:8],pG1P2Del};
  370. assign pgP3DelArray[PGenNum-1] = {pG7P123Del[23:16],pG7P3Del};
  371. assign pgP3DelArray[PGenNum-2] = {pG6P123Del[23:16],pG6P3Del};
  372. assign pgP3DelArray[PGenNum-3] = {pG5P123Del[23:16],pG5P3Del};
  373. assign pgP3DelArray[PGenNum-4] = {pG4P123Del[23:16],pG4P3Del};
  374. assign pgP3DelArray[PGenNum-5] = {pG3P123Del[23:16],pG3P3Del};
  375. assign pgP3DelArray[PGenNum-6] = {pG2P123Del[23:16],pG2P3Del};
  376. assign pgP3DelArray[PGenNum-7] = {pG1P123Del[23:16],pG1P3Del};
  377. assign pgP1WidthArray[PGenNum-1] = {pG7P123Width[7:0],pG7P1Width};
  378. assign pgP1WidthArray[PGenNum-2] = {pG6P123Width[7:0],pG6P1Width};
  379. assign pgP1WidthArray[PGenNum-3] = {pG5P123Width[7:0],pG5P1Width};
  380. assign pgP1WidthArray[PGenNum-4] = {pG4P123Width[7:0],pG4P1Width};
  381. assign pgP1WidthArray[PGenNum-5] = {pG3P123Width[7:0],pG3P1Width};
  382. assign pgP1WidthArray[PGenNum-6] = {pG2P123Width[7:0],pG2P1Width};
  383. assign pgP1WidthArray[PGenNum-7] = {pG1P123Width[7:0],pG1P1Width};
  384. assign pgP2WidthArray[PGenNum-1] = {pG7P123Width[15:8],pG7P2Width};
  385. assign pgP2WidthArray[PGenNum-2] = {pG6P123Width[15:8],pG6P2Width};
  386. assign pgP2WidthArray[PGenNum-3] = {pG5P123Width[15:8],pG5P2Width};
  387. assign pgP2WidthArray[PGenNum-4] = {pG4P123Width[15:8],pG4P2Width};
  388. assign pgP2WidthArray[PGenNum-5] = {pG3P123Width[15:8],pG3P2Width};
  389. assign pgP2WidthArray[PGenNum-6] = {pG2P123Width[15:8],pG2P2Width};
  390. assign pgP2WidthArray[PGenNum-7] = {pG1P123Width[15:8],pG1P2Width};
  391. assign pgP3WidthArray[PGenNum-1] = {pG7P123Width[23:16],pG7P3Width};
  392. assign pgP3WidthArray[PGenNum-2] = {pG6P123Width[23:16],pG6P3Width};
  393. assign pgP3WidthArray[PGenNum-3] = {pG5P123Width[23:16],pG5P3Width};
  394. assign pgP3WidthArray[PGenNum-4] = {pG4P123Width[23:16],pG4P3Width};
  395. assign pgP3WidthArray[PGenNum-5] = {pG3P123Width[23:16],pG3P3Width};
  396. assign pgP3WidthArray[PGenNum-6] = {pG2P123Width[23:16],pG2P3Width};
  397. assign pgP3WidthArray[PGenNum-7] = {pG1P123Width[23:16],pG1P3Width};
  398. assign adcDataBus [ChNum-4] = adc1ChT1Data;
  399. assign adcDataBus [ChNum-3] = adc1ChR1Data;
  400. assign adcDataBus [ChNum-2] = adc2ChR2Data;
  401. assign adcDataBus [ChNum-1] = adc2ChT2Data;
  402. assign gainManual [ChNum-4] = gainCtrl[5];
  403. assign gainManual [ChNum-3] = gainCtrl[4];
  404. assign gainManual [ChNum-2] = gainCtrl[6];
  405. assign gainManual [ChNum-1] = gainCtrl[7];
  406. assign gainAutoEn [ChNum-4] = gainCtrl[1];
  407. assign gainAutoEn [ChNum-3] = gainCtrl[0];
  408. assign gainAutoEn [ChNum-2] = gainCtrl[2];
  409. assign gainAutoEn [ChNum-1] = gainCtrl[3];
  410. assign AdcInitMosi_o = adcInitMosi;
  411. assign AdcInitClk_o = adcInitSck;
  412. assign Adc1InitCs_o = adc0InitCs;
  413. assign Adc2InitCs_o = adc1InitCs;
  414. assign AdcInitRst_o = adcCtrl[0];
  415. // assign Led_o = ledReg &(adc1ImT1|adc1ReT1|adc1ImR1|adc1ReR1|adc2ImT2|adc2ReT2|adc2ImR2|adc2ReR2);
  416. assign EndMeas_o = stopMeas|stopMeasR; //stretching pulse for 1 more clk period
  417. assign gainLowThresholdBus [ChNum-4] = gainLowThreshT1;
  418. assign gainLowThresholdBus [ChNum-3] = gainLowThreshR1;
  419. assign gainLowThresholdBus [ChNum-2] = gainLowThreshR2;
  420. assign gainLowThresholdBus [ChNum-1] = gainLowThreshT2;
  421. assign gainHighThresholdBus [ChNum-4] = gainHighThreshT1;
  422. assign gainHighThresholdBus [ChNum-3] = gainHighThreshR1;
  423. assign gainHighThresholdBus [ChNum-2] = gainHighThreshR2;
  424. assign gainHighThresholdBus [ChNum-1] = gainHighThreshT2;
  425. assign AmpEn_o [3] = ~ampEnNewStates[3];
  426. assign AmpEn_o [2] = ~ampEnNewStates[2];
  427. assign AmpEn_o [1] = ~ampEnNewStates[0];
  428. assign AmpEn_o [0] = ~ampEnNewStates[1];
  429. assign Overload_o = overCtrlR;
  430. // assign Overload_o = intTrig2;
  431. //================================================================================
  432. // CODING
  433. //================================================================================
  434. integer m;
  435. always @(posedge gclk) begin
  436. stopMeasR <= stopMeas;
  437. end
  438. always @(posedge gclk) begin
  439. if (!initRst) begin
  440. dspReadyForRxReg <= DspReadyForRx_i;
  441. end else begin
  442. dspReadyForRxReg <= 1'b0;
  443. end
  444. end
  445. //--------------------------------------------------------------------------------
  446. // Data Receiving Interface
  447. //--------------------------------------------------------------------------------
  448. IBUF iob_50m_in
  449. (
  450. .I (Clk_i),
  451. .O (gclk)
  452. );
  453. Clk200Gen Clk200Gen
  454. (
  455. .Clk_i (gclk),
  456. .Rst_i (initRst),
  457. .Clk200_o (refClk),
  458. .Clk10Timers_o (TimersClk_o),
  459. .Clk100_o (Clk100_o),
  460. .Locked_o (Locked200)
  461. );
  462. AdcDataInterface
  463. #(
  464. .AdcDataWidth (AdcDataWidth),
  465. .ChNum (ChNum),
  466. .Ratio (Ratio)
  467. )
  468. AdcDataInterface
  469. (
  470. .Clk_i (gclk),
  471. .RefClk_i (refClk),
  472. .Locked_i (Locked200),
  473. .Rst_i (initRst),
  474. .Adc1FclkP_i (Adc1FclkP_i),
  475. .Adc1FclkN_i (Adc1FclkN_i),
  476. .Adc1DataDa0P_i (Adc1DataDa0P_i),
  477. .Adc1DataDa0N_i (Adc1DataDa0N_i),
  478. .Adc1DataDa1P_i (Adc1DataDa1P_i),
  479. .Adc1DataDa1N_i (Adc1DataDa1N_i),
  480. .Adc1DataDb0P_i (Adc1DataDb0P_i),
  481. .Adc1DataDb0N_i (Adc1DataDb0N_i),
  482. .Adc1DataDb1P_i (Adc1DataDb1P_i),
  483. .Adc1DataDb1N_i (Adc1DataDb1N_i),
  484. .Adc2FclkP_i (Adc2FclkP_i),
  485. .Adc2FclkN_i (Adc2FclkN_i),
  486. .Adc2DataDa0P_i (Adc2DataDa0P_i),
  487. .Adc2DataDa0N_i (Adc2DataDa0N_i),
  488. .Adc2DataDa1P_i (Adc2DataDa1P_i),
  489. .Adc2DataDa1N_i (Adc2DataDa1N_i),
  490. .Adc2DataDb0P_i (Adc2DataDb0P_i),
  491. .Adc2DataDb0N_i (Adc2DataDb0N_i),
  492. .Adc2DataDb1P_i (Adc2DataDb1P_i),
  493. .Adc2DataDb1N_i (Adc2DataDb1N_i),
  494. .Adc1ChT1Data_o (adc1ChT1Data),
  495. .Adc1ChR1Data_o (adc1ChR1Data),
  496. .Adc2ChR2Data_o (adc2ChR2Data),
  497. .Adc2ChT2Data_o (adc2ChT2Data)
  498. );
  499. //--------------------------------------------------------------------------------
  500. // External DSP Interface
  501. //--------------------------------------------------------------------------------
  502. DspInterface
  503. #(
  504. .ODataWidth (LpDataWidth),
  505. .ResultWidth (ResultWidth),
  506. .ChNum (ChNum),
  507. .CmdRegWidth (CmdRegWidth),
  508. .CmdDataRegWith (CmdDataRegWith),
  509. .HeaderWidth (HeaderWidth),
  510. .DataCntWidth (DataCntWidth)
  511. )
  512. ExternalDspInterface
  513. (
  514. .Clk_i (gclk),
  515. .Rst_i (initRst),
  516. .OscWind_i (oscWind),
  517. .StartMeasDsp_i (startMeasSync),
  518. // .DspReadyForRx_i (dspReadyForRxReg),
  519. .DspReadyForRx_i (dspReadyForRxReg),
  520. .MeasNum_i ({measNum2[7:0],measNum1}),
  521. .Mosi_i (Mosi_i),
  522. .Sck_i (Sck_i),
  523. .Ss_i (Ss_i),
  524. .Mode_i (measCtrl[0]),
  525. .PortSel_i (measCtrl[23:22]),
  526. .DecimFactor_i (measCtrl[3:1]),
  527. .IfFtwL_i (ifFtwL),
  528. .IfFtwH_i (ifFtwH),
  529. .OscDataRdFlag_o (oscDataRdFlag),
  530. .Adc1ChT1Data_i (adc1ChT1Data),
  531. .Adc1ChR1Data_i (adc1ChR1Data),
  532. .Adc2ChR2Data_i (adc2ChT2Data),
  533. .Adc2ChT2Data_i (adc2ChR2Data),
  534. // .Adc1ChT1Data_i (AdcData_i),
  535. // .Adc1ChR1Data_i (AdcData_i),
  536. // .Adc2ChR2Data_i (AdcData_i),
  537. // .Adc2ChT2Data_i (AdcData_i),
  538. // .Adc1ChT1Data_i (14'h1fff),
  539. // .Adc1ChR1Data_i (14'h257f),
  540. // .Adc2ChR2Data_i (14'h1001),
  541. // .Adc2ChT2Data_i (14'h25f8),
  542. .Mosi_o (adcInitMosi),
  543. .Sck_o (adcInitSck),
  544. .Ss0_o (adc0InitCs),
  545. .Ss1_o (adc1InitCs),
  546. .Miso_i (Miso_i),
  547. .Miso_o (Miso_o),
  548. .CmdDataReg_o (cmdDataReg),
  549. .CmdDataVal_o (cmdDataVal),
  550. .AnsReg_i (ansReg),
  551. .AnsAddr_o (ansAddr),
  552. .LpOutFs_o (LpOutFs_o),
  553. .LpOutClk_o (LpOutClk_o),
  554. .LpOutData_o (LpOutData_o),
  555. .Adc1T1ImResult_i (adc1ImT1),
  556. .Adc1T1ReResult_i (adc1ReT1),
  557. .Adc1R1ImResult_i (adc1ImR1),
  558. .Adc1R1ReResult_i (adc1ReR1),
  559. .Adc2R2ImResult_i (adc2ImR2),
  560. .Adc2R2ReResult_i (adc2ReR2),
  561. .Adc2T2ImResult_i (adc2ImT2),
  562. .Adc2T2ReResult_i (adc2ReT2),
  563. .ServiseRegData_i (ampEnNewStates),
  564. .LpOutStart_i (measDataRdy)
  565. );
  566. //--------------------------------------------------------------------------------
  567. // Internal DSP calculation module
  568. //--------------------------------------------------------------------------------
  569. always @(posedge gclk) begin
  570. if (!initRst) begin
  571. startMeasSync <= StartMeasDsp_i;
  572. end else begin
  573. startMeasSync <= 1'b0;
  574. end
  575. end
  576. always @(posedge gclk) begin
  577. if (!initRst) begin
  578. startMeasEventReg <= StartMeasEvent_i;
  579. end else begin
  580. startMeasEventReg <= 0;
  581. end
  582. end
  583. NcoRstGen NcoRstGenInst
  584. (
  585. .Clk_i (gclk),
  586. .Rst_i (initRst),
  587. .NcoPhInc_i ({ifFtwH[0+:PhIncWidth-CmdDataRegWith],ifFtwL}),
  588. .StartMeasEvent_i (StartMeasEvent_i),
  589. .NcoRst_o (ncoRst),
  590. .StartMeasEvent_o (intTrig1)
  591. );
  592. //--------------------------------------------------------------------------------
  593. // IntTrig2 Mux
  594. //--------------------------------------------------------------------------------
  595. TrigInt2Mux
  596. #(
  597. .PGenNum (PGenNum)
  598. )
  599. InitTrig2Mux
  600. (
  601. .Rst_i (initRst),
  602. .MuxCtrl_i (muxCtrl3[23:20]),
  603. .PulseBus_i (pulseBus),
  604. .MuxOut_o (trigForIntTrig2)
  605. );
  606. //--------------------------------------------------------------------------------
  607. // MeasStartEventGen
  608. //--------------------------------------------------------------------------------
  609. MeasStartEventGen IntTrig2GenInst
  610. (
  611. .Rst_i (initRst),
  612. .Clk_i (gclk),
  613. .MeasTrig_i (trigForIntTrig2),
  614. .StartMeasDsp_i (intTrig1),
  615. .StartMeasEvent_o (),
  616. .InitTrig_o (intTrig2)
  617. );
  618. InternalDsp
  619. #(
  620. .AdcDataWidth (AdcDataWidth),
  621. .ChNum (ChNum),
  622. .ResultWidth (ResultWidth),
  623. .CmdDataRegWith (CmdDataRegWith)
  624. )
  625. InternalDsp
  626. (
  627. .Clk_i (gclk),
  628. .WindCalcClk_i (Clk100_o),
  629. .Rst_i (initRst),
  630. .NcoRst_i (ncoRst),
  631. .OscWind_o (oscWind),
  632. .Adc1ChT1Data_i (adc1ChT1Data), //T1
  633. .Adc1ChR1Data_i (adc1ChR1Data), //R1
  634. .Adc2ChR2Data_i (adc2ChR2Data), //R2
  635. .Adc2ChT2Data_i (adc2ChT2Data), //T2
  636. // .Adc1ChT1Data_i (AdcData_i), //T1
  637. // .Adc1ChR1Data_i (AdcData_i), //R1
  638. // .Adc2ChR2Data_i (AdcData_i), //R2
  639. // .Adc2ChT2Data_i (AdcData_i), //T2
  640. .GatingPulse_i (gatingPulse),
  641. .StartMeas_i (measStart),
  642. .StartMeasDsp_i (startMeasSync),
  643. .OscDataRdFlag_i (oscDataRdFlag),
  644. .MeasNum_i ({measNum2[7:0],measNum1}),
  645. .MeasCtrl_i (measCtrl),
  646. .FilterCorrCoefH_i (filterCorrCoefH),
  647. .FilterCorrCoefL_i (filterCorrCoefL),
  648. .CalModeEn_i (adcCtrl[1]),
  649. .CalModeDone_o (calDone),
  650. .IfFtwL_i (ifFtwL),
  651. .IfFtwH_i (ifFtwH),
  652. .NcoSin_o (ncoSin),
  653. .NcoCos_o (ncoCos),
  654. .Adc1ImT1Data_o (adc1ImT1),
  655. .Adc1ReT1Data_o (adc1ReT1),
  656. .Adc1ImR1Data_o (adc1ImR1),
  657. .Adc1ReR1Data_o (adc1ReR1),
  658. .Adc2ImR2Data_o (adc2ImR2),
  659. .Adc2ReR2Data_o (adc2ReR2),
  660. .Adc2ImT2Data_o (adc2ImT2),
  661. .Adc2ReT2Data_o (adc2ReT2),
  662. .MeasDataRdy_o (measDataRdy),
  663. .EndMeas_o (stopMeas),
  664. .MeasWind_o (measWind),
  665. .MeasEnd_o (measEnd),
  666. .SampleStrobeGenRst_o (sampleStrobeGenRst)
  667. );
  668. //--------------------------------------------------------------------------------
  669. // Reg Map With Config Registers
  670. //--------------------------------------------------------------------------------
  671. RegMap
  672. #(
  673. .CmdRegWidth (CmdRegWidth),
  674. .HeaderWidth (HeaderWidth),
  675. .CmdDataRegWith (CmdDataRegWith)
  676. )
  677. RegMapInst
  678. (
  679. .Clk_i (gclk),
  680. .Rst_i (initRst),
  681. .PGenRstDone_i (pGenRstDone),
  682. .Val_i (cmdDataVal),
  683. .CalDone_i (calDone),
  684. .Data_i (cmdDataReg),
  685. .AnsAddr_i (ansAddr),
  686. .AnsDataReg_o (ansReg),
  687. .OverCtrlReg_i (overCtrl),
  688. .GainCtrlReg_o (gainCtrl),
  689. .GainLowThreshT1Reg_o (gainLowThreshT1),
  690. .GainHighThreshT1Reg_o (gainHighThreshT1),
  691. .GainLowThreshR1Reg_o (gainLowThreshR1),
  692. .GainHighThreshR1Reg_o (gainHighThreshR1),
  693. .GainLowThreshT2Reg_o (gainLowThreshT2),
  694. .GainHighThreshT2Reg_o (gainHighThreshT2),
  695. .GainLowThreshR2Reg_o (gainLowThreshR2),
  696. .GainHighThreshR2Reg_o (gainHighThreshR2),
  697. .OverThreshReg_o (overThresh),
  698. .DitherCtrlReg_o (ditherCtrl),
  699. .MeasCtrlReg_o (measCtrl),
  700. .AdcCtrlReg_o (adcCtrl),
  701. .AdcDirectRd0Reg_o (adcDirectRd0),
  702. .AdcDirectRd1Reg_o (adcDirectRd1),
  703. .IfFtwRegL_o (ifFtwL),
  704. .IfFtwRegH_o (ifFtwH),
  705. .FilterCorrCoefRegL_o (filterCorrCoefL),
  706. .FilterCorrCoefRegH_o (filterCorrCoefH),
  707. .DspTrigInReg_o (dspTrigIn),
  708. .DspTrigOutReg_o (dspTrigOut),
  709. .DspTrigIn1Reg_o (dspTrigIn1),
  710. .DspTrigIn2Reg_o (dspTrigIn2),
  711. .DspTrigOut1Reg_o (dspTrigOut1),
  712. .DspTrigOut2Reg_o (dspTrigOut2),
  713. .PG1P1DelayReg_o (pG1P1Del),
  714. .PG1P2DelayReg_o (pG1P2Del),
  715. .PG1P3DelayReg_o (pG1P3Del),
  716. .PG1P123DelayReg_o (pG1P123Del),
  717. .PG1P1WidthReg_o (pG1P1Width),
  718. .PG1P2WidthReg_o (pG1P2Width),
  719. .PG1P3WidthReg_o (pG1P3Width),
  720. .PG1P123WidthReg_o (pG1P123Width),
  721. //PG2 Regs
  722. .PG2P1DelayReg_o (pG2P1Del),
  723. .PG2P2DelayReg_o (pG2P2Del),
  724. .PG2P3DelayReg_o (pG2P3Del),
  725. .PG2P123DelayReg_o (pG2P123Del),
  726. .PG2P1WidthReg_o (pG2P1Width),
  727. .PG2P2WidthReg_o (pG2P2Width),
  728. .PG2P3WidthReg_o (pG2P3Width),
  729. .PG2P123WidthReg_o (pG2P123Width),
  730. //PG3 Regs
  731. .PG3P1DelayReg_o (pG3P1Del),
  732. .PG3P2DelayReg_o (pG3P2Del),
  733. .PG3P3DelayReg_o (pG3P3Del),
  734. .PG3P123DelayReg_o (pG3P123Del),
  735. .PG3P1WidthReg_o (pG3P1Width),
  736. .PG3P2WidthReg_o (pG3P2Width),
  737. .PG3P3WidthReg_o (pG3P3Width),
  738. .PG3P123WidthReg_o (pG3P123Width),
  739. //PG4 Regs
  740. .PG4P1DelayReg_o (pG4P1Del),
  741. .PG4P2DelayReg_o (pG4P2Del),
  742. .PG4P3DelayReg_o (pG4P3Del),
  743. .PG4P123DelayReg_o (pG4P123Del),
  744. .PG4P1WidthReg_o (pG4P1Width),
  745. .PG4P2WidthReg_o (pG4P2Width),
  746. .PG4P3WidthReg_o (pG4P3Width),
  747. .PG4P123WidthReg_o (pG4P123Width),
  748. //PG5 Regs
  749. .PG5P1DelayReg_o (pG5P1Del),
  750. .PG5P2DelayReg_o (pG5P2Del),
  751. .PG5P3DelayReg_o (pG5P3Del),
  752. .PG5P123DelayReg_o (pG5P123Del),
  753. .PG5P1WidthReg_o (pG5P1Width),
  754. .PG5P2WidthReg_o (pG5P2Width),
  755. .PG5P3WidthReg_o (pG5P3Width),
  756. .PG5P123WidthReg_o (pG5P123Width),
  757. //PG6 Regs
  758. .PG6P1DelayReg_o (pG6P1Del),
  759. .PG6P2DelayReg_o (pG6P2Del),
  760. .PG6P3DelayReg_o (pG6P3Del),
  761. .PG6P123DelayReg_o (pG6P123Del),
  762. .PG6P1WidthReg_o (pG6P1Width),
  763. .PG6P2WidthReg_o (pG6P2Width),
  764. .PG6P3WidthReg_o (pG6P3Width),
  765. .PG6P123WidthReg_o (pG6P123Width),
  766. //PG7 Regs
  767. .PG7P1DelayReg_o (pG7P1Del),
  768. .PG7P2DelayReg_o (pG7P2Del),
  769. .PG7P3DelayReg_o (pG7P3Del),
  770. .PG7P123DelayReg_o (pG7P123Del),
  771. .PG7P1WidthReg_o (pG7P1Width),
  772. .PG7P2WidthReg_o (pG7P2Width),
  773. .PG7P3WidthReg_o (pG7P3Width),
  774. .PG7P123WidthReg_o (pG7P123Width),
  775. .MeasNum1Reg_o (measNum1),
  776. .MeasNum2Reg_o (measNum2),
  777. .PgMode0Reg_o (pgMode0),
  778. .PgMode1Reg_o (pgMode1),
  779. .MuxCtrl1Reg_o (muxCtrl1),
  780. .MuxCtrl2Reg_o (muxCtrl2),
  781. .MuxCtrl3Reg_o (muxCtrl3),
  782. .MuxCtrl4Reg_o (muxCtrl4)
  783. );
  784. //--------------------------------------------------------------------------------
  785. // Global FPGA reset generator
  786. //--------------------------------------------------------------------------------
  787. InitRst FpgaInitRst
  788. (
  789. .clk_i (gclk),
  790. .signal_o (initRst)
  791. );
  792. //--------------------------------------------------------------------------------
  793. // ADC overload detection
  794. //--------------------------------------------------------------------------------
  795. genvar i;
  796. generate
  797. for (i=0; i<ChNum; i=i+1) begin :OverControl
  798. OverloadDetect
  799. #(
  800. .ThresholdWidth (ThresholdWidth),
  801. .AdcDataWidth (AdcDataWidth),
  802. .MeasPeriod (MeasPeriod)
  803. )
  804. OverloadDetect
  805. (
  806. .Rst_i (initRst),
  807. .Clk_i (gclk),
  808. .AdcData_i (adcDataBus[i]),
  809. .OverThreshold_i (overThresh),
  810. .Overload_o (overCtrlChannels[i])
  811. );
  812. end
  813. endgenerate
  814. //--------------------------------------------------------------------------------
  815. // Gain Control module
  816. //--------------------------------------------------------------------------------
  817. genvar g;
  818. generate
  819. for (g=0; g<ChNum; g=g+1) begin :GainControl
  820. GainControlWrapper
  821. #(
  822. .AdcDataWidth (AdcDataWidth),
  823. .ThresholdWidth (ThresholdWidth),
  824. .PhIncWidth (PhIncWidth),
  825. .IfNcoOutWidth (NcoWidth),
  826. .MeasPeriod (MeasPeriod)
  827. )
  828. GainControlModule
  829. (
  830. .Rst_i (initRst),
  831. .Clk_i (gclk),
  832. .StartMeas_i (sampleStrobe),
  833. .NcoSin_i (ncoSin),
  834. .NcoCos_i (ncoCos),
  835. .AdcData_i (adcDataBus[g]),
  836. // .AdcData_i (AdcData_i),
  837. .GainLowThreshold_i (gainLowThresholdBus[g]),
  838. .GainHighThreshold_i(gainHighThresholdBus[g]),
  839. .GainAutoEn_i (gainAutoEn[g]),
  840. .GainManualState_i (gainManual[g]),
  841. .AmpEnNewState_o (ampEnNewStates[g]),
  842. .SensEn_o (sensEn[g]),
  843. .MeasStart_o (measStartBus[g])
  844. );
  845. end
  846. endgenerate
  847. always @(*) begin
  848. if (!initRst) begin
  849. case(gainAutoEn)
  850. 4'd0: begin
  851. measStart = &measStartBus;
  852. end
  853. 4'd1: begin
  854. measStart = measStartBus[0];
  855. end
  856. 4'd2: begin
  857. measStart = measStartBus[1];
  858. end
  859. 4'd3: begin
  860. measStart = measStartBus[0]&measStartBus[1];
  861. end
  862. 4'd4: begin
  863. measStart = &measStartBus[2];
  864. end
  865. 4'd5: begin
  866. measStart = measStartBus[0]&measStartBus[2];
  867. end
  868. 4'd6: begin
  869. measStart = measStartBus[1]&measStartBus[2];
  870. end
  871. 4'd7: begin
  872. measStart = measStartBus[0]&measStartBus[1]&measStartBus[2];
  873. end
  874. 4'd8: begin
  875. measStart = measStartBus[3];
  876. end
  877. 4'd9: begin
  878. measStart = measStartBus[0]&measStartBus[3];
  879. end
  880. 4'd10: begin
  881. measStart = measStartBus[1]&measStartBus[3];
  882. end
  883. 4'd11: begin
  884. measStart = measStartBus[0]&measStartBus[1]&measStartBus[3];
  885. end
  886. 4'd12: begin
  887. measStart = measStartBus[2]&measStartBus[3];
  888. end
  889. 4'd13: begin
  890. measStart = measStartBus[0]&measStartBus[2]&measStartBus[3];
  891. end
  892. 4'd14: begin
  893. measStart = measStartBus[1]&measStartBus[2]&measStartBus[3];
  894. end
  895. 4'd15: begin
  896. measStart = &measStartBus;
  897. end
  898. endcase
  899. end
  900. end
  901. //--------------------------------------------------------------------------------
  902. // Dither Gen
  903. //--------------------------------------------------------------------------------
  904. DitherGenv2 DitherGenInst
  905. (
  906. .Rst_i (initRst),
  907. .Clk_i (gclk),
  908. .DitherCmd_i (ditherCtrl),
  909. .DitherCtrlT2R2_o (DitherCtrlCh1_o),
  910. .DitherCtrlT1R1_o (DitherCtrlCh2_o)
  911. );
  912. //--------------------------------------------------------------------------------
  913. // Pulse Meas modules
  914. //--------------------------------------------------------------------------------
  915. //--------------------------------------------------------------------------------
  916. // Pulse Gens
  917. //--------------------------------------------------------------------------------
  918. PGenRstGenerator PGenRstGen
  919. (
  920. .Rst_i (initRst),
  921. .Clk_i (gclk),
  922. .PGenRst_i (pgRstArray),
  923. .PGenRst_o (pGenRst),
  924. .RstDone_o (pGenRstDone)
  925. );
  926. genvar j;
  927. generate
  928. for (j=0; j<PGenNum; j=j+1) begin :PGen
  929. Mux
  930. #(
  931. .CmdRegWidth (CmdRegWidth),
  932. .PGenNum (PGenNum),
  933. .TrigPortsNum (TrigPortsNum)
  934. )
  935. PulseGenMux
  936. (
  937. .Rst_i (initRst),
  938. .MuxCtrl_i (pgMuxCtrlArray[j]),
  939. .DspTrigOut_i (1'b0),
  940. .DspStartCmd_i (1'b0),
  941. .IntTrig_i (intTrig1),
  942. .IntTrig2_i (intTrig2),
  943. .PulseBus_i (pulseBus),
  944. .ExtPortsBus_i (Trig6to1_io),
  945. .MuxOut_o (pgMuxedOut[j])
  946. );
  947. PulseGen
  948. #(
  949. .CmdRegWidth (CmdRegWidth)
  950. )
  951. PulseGenerator
  952. (
  953. .Rst_i (initRst|pGenRst[j]|pGenMeasRst[j]),
  954. .Clk_i (gclk),
  955. .EnPulse_i (pgMuxedOut[j]),
  956. .PulsePol_i (pgPulsePolArray[j]),
  957. .EnEdge_i (pgEnEdgeArray[j]),
  958. .Mode_i (pgModeArray[j]),
  959. .P1Del_i (pgP1DelArray[j]),
  960. .P2Del_i (pgP2DelArray[j]),
  961. .P3Del_i (pgP3DelArray[j]),
  962. .P1Width_i (pgP1WidthArray[j]),
  963. .P2Width_i (pgP2WidthArray[j]),
  964. .P3Width_i (pgP3WidthArray[j]),
  965. .Pulse_o (pulseBus[j])
  966. );
  967. end
  968. endgenerate
  969. //--------------------------------------------------------------------------------
  970. // Software Gating
  971. //--------------------------------------------------------------------------------
  972. Mux
  973. #(
  974. .CmdRegWidth (CmdRegWidth),
  975. .PGenNum (PGenNum),
  976. .TrigPortsNum (TrigPortsNum)
  977. )
  978. GatingMux
  979. (
  980. .Rst_i (initRst),
  981. .MuxCtrl_i (muxCtrl3[19:15]),
  982. .DspTrigOut_i (1'b0),
  983. .DspStartCmd_i (1'b0),
  984. .IntTrig_i (1'b0),
  985. .IntTrig2_i (1'b0),
  986. .PulseBus_i (pulseBus),
  987. .ExtPortsBus_i (),
  988. .MuxOut_o (gatingPulse)
  989. );
  990. //--------------------------------------------------------------------------------
  991. // SampleStrobeMux
  992. //--------------------------------------------------------------------------------
  993. Mux
  994. #(
  995. .CmdRegWidth (CmdRegWidth),
  996. .PGenNum (PGenNum),
  997. .TrigPortsNum (TrigPortsNum)
  998. )
  999. SampleStrobeMux
  1000. (
  1001. .Rst_i (initRst),
  1002. .MuxCtrl_i (muxCtrl2[4:0]),
  1003. .DspTrigOut_i (1'b0),
  1004. .DspStartCmd_i (1'b0),
  1005. .IntTrig_i (intTrig1),
  1006. .IntTrig2_i (1'b0),
  1007. .PulseBus_i (pulseBus),
  1008. .ExtPortsBus_i (),
  1009. .MuxOut_o (sampleStrobe)
  1010. );
  1011. //--------------------------------------------------------------------------------
  1012. // SampleStrobeGenRstDemux
  1013. //--------------------------------------------------------------------------------
  1014. SampleStrobeGenRstDemux
  1015. #(
  1016. .CmdRegWidth (CmdRegWidth),
  1017. .PGenNum (PGenNum),
  1018. .TrigPortsNum (TrigPortsNum)
  1019. )
  1020. SampleStrobeGenRstDemux
  1021. (
  1022. .Rst_i (initRst),
  1023. .MuxCtrl_i (muxCtrl2[4:0]),
  1024. .GenRst_i (sampleStrobeGenRst),
  1025. .RstDemuxOut_o (pGenMeasRst)
  1026. );
  1027. //--------------------------------------------------------------------------------
  1028. // Debug led
  1029. //--------------------------------------------------------------------------------
  1030. always @(posedge gclk) begin
  1031. if (initRst) begin
  1032. testCnt <= 32'b0;
  1033. end else if (testCnt != TESTCNTPARAM) begin
  1034. testCnt <= testCnt+1;
  1035. end else begin
  1036. testCnt <= 32'd0;
  1037. end
  1038. end
  1039. always @(posedge gclk) begin
  1040. if (initRst) begin
  1041. ledReg <= 1'b0;
  1042. end else if ((testCnt == TESTCNTPARAM-1)) begin
  1043. ledReg <= ~ledReg;
  1044. end
  1045. end
  1046. endmodule