| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526 |
- ; vsim modelsim.ini file, version 10.4
- [Version]
- INIVersion = "10.5"
- ; Copyright 1991-2016 Mentor Graphics Corporation
- ;
- ; All Rights Reserved.
- ;
- ; THIS WORK CONTAINS TRADE SECRET AND PROPRIETARY INFORMATION WHICH IS THE PROPERTY OF
- ; MENTOR GRAPHICS CORPORATION OR ITS LICENSORS AND IS SUBJECT TO LICENSE TERMS.
- ;
- [Library]
- others = $MODEL_TECH/../modelsim.ini
- ;
- ; VITAL concerns:
- ;
- ; The library ieee contains (among other packages) the packages of the
- ; VITAL 2000 standard. When a design uses VITAL 2000 exclusively, it should use
- ; the physical library ieee (recommended), or use the physical library
- ; vital2000, but not both. The design can use logical library ieee and/or
- ; vital2000 as long as each of these maps to the same physical library, either
- ; ieee or vital2000.
- ;
- ; A design using the 1995 version of the VITAL packages, whether or not
- ; it also uses the 2000 version of the VITAL packages, must have logical library
- ; name ieee mapped to physical library vital1995. (A design cannot use library
- ; vital1995 directly because some packages in this library use logical name ieee
- ; when referring to the other packages in the library.) The design source
- ; should use logical name ieee when referring to any packages there except the
- ; VITAL 2000 packages. Any VITAL 2000 present in the design must use logical
- ; name vital2000 (mapped to physical library vital2000) to refer to those
- ; packages.
- ; ieee = $MODEL_TECH/../vital1995
- ;
- ; For compatiblity with previous releases, logical library name vital2000 maps
- ; to library vital2000 (a different library than library ieee, containing the
- ; same packages).
- ; A design should not reference VITAL from both the ieee library and the
- ; vital2000 library because the vital packages are effectively different.
- ; A design that references both the ieee and vital2000 libraries must have
- ; both logical names ieee and vital2000 mapped to the same library, either of
- ; these:
- ; $MODEL_TECH/../ieee
- ; $MODEL_TECH/../vital2000
- ;
- ; added mapping for ADMS
- ;vhdl_psl_checkers = $MODEL_TECH/../vhdl_psl_checkers // Source files only for this release
- ;verilog_psl_checkers = $MODEL_TECH/../verilog_psl_checkers // Source files only for this release
- ;mvc_lib = $MODEL_TECH/../mvc_lib
- ; Automatically perform logical->physical mapping for physical libraries that
- ; appear in -L/-Lf options with filesystem path delimiters (e.g. '.' or '/').
- ; The tail of the filesystem path name is chosen as the logical library name.
- ; For example, in the command “vopt -L ./path/to/lib1 –o opttop top”,
- ; vopt automatically performs the mapping “lib1 -> ./path/to/lib1”.
- ; See the User Manual for more details.
- ;
- ; AutoLibMapping = 0
- secureip = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/secureip
- unisim = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/unisim
- unimacro = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/unimacro
- unifast = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/unifast
- unisims_ver = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/unisims_ver
- unimacro_ver = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/unimacro_ver
- unifast_ver = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/unifast_ver
- simprims_ver = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/simprims_ver
- xpm = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xpm
- xilinx_vip = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xilinx_vip
- adc_dac_if_phy_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/adc_dac_if_phy_v1_0_0
- advanced_io_wizard_phy_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/advanced_io_wizard_phy_v1_0_0
- advanced_io_wizard_v1_0_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/advanced_io_wizard_v1_0_3
- aes_v1_1_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/aes_v1_1_2
- ahblite_axi_bridge_v3_0_17 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ahblite_axi_bridge_v3_0_17
- ai_noc = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ai_noc
- ai_pl_trig = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ai_pl_trig
- ai_pl = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ai_pl
- an_lt_v1_0_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/an_lt_v1_0_1
- audio_clock_recovery_unit_v1_0_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/audio_clock_recovery_unit_v1_0_2
- audio_tpg_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/audio_tpg_v1_0_0
- av_pat_gen_v1_0_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/av_pat_gen_v1_0_1
- av_pat_gen_v2_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/av_pat_gen_v2_0_0
- axis_cap_ctrl_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_cap_ctrl_v1_0_0
- axis_dbg_stub_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_dbg_stub_v1_0_0
- axis_dbg_sync_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_dbg_sync_v1_0_0
- axis_ila_adv_trig_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_ila_adv_trig_v1_0_0
- axis_ila_ct_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_ila_ct_v1_0_0
- axis_ila_pp_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_ila_pp_v1_0_0
- axis_ila_txns_cntr_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_ila_txns_cntr_v1_0_0
- axis_infrastructure_v1_1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_infrastructure_v1_1_0
- axis_itct_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_itct_v1_0_0
- axis_mem_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_mem_v1_0_0
- axis_mu_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_mu_v1_0_0
- axis_protocol_checker_v2_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_protocol_checker_v2_0_6
- axi_ahblite_bridge_v3_0_19 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_ahblite_bridge_v3_0_19
- axi_amm_bridge_v1_0_12 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_amm_bridge_v1_0_12
- axi_bram_ctrl_v4_1_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_bram_ctrl_v4_1_4
- axi_chip2chip_v5_0_9 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_chip2chip_v5_0_9
- axi_dbg_hub = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_dbg_hub
- axi_infrastructure_v1_1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_infrastructure_v1_1_0
- axi_jtag_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_jtag_v1_0_0
- axi_lite_ipif_v3_0_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_lite_ipif_v3_0_4
- axi_pcie3_v3_0_13 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_pcie3_v3_0_13
- axi_perf_mon_v5_0_24 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_perf_mon_v5_0_24
- axi_pmon_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_pmon_v1_0_0
- axi_remapper_rx_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_remapper_rx_v1_0_0
- axi_remapper_tx_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_remapper_tx_v1_0_0
- blk_mem_gen_v8_3_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/blk_mem_gen_v8_3_6
- blk_mem_gen_v8_4_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/blk_mem_gen_v8_4_4
- bsip_v1_1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/bsip_v1_1_0
- bs_mux_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/bs_mux_v1_0_0
- clk_gen_sim_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/clk_gen_sim_v1_0_0
- clk_vip_v1_0_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/clk_vip_v1_0_2
- cmac_usplus_v3_1_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/cmac_usplus_v3_1_2
- cmac_v2_6_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/cmac_v2_6_2
- compact_gt_v1_0_8 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/compact_gt_v1_0_8
- ddr4_pl_phy_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ddr4_pl_phy_v1_0_0
- ddr4_pl_v1_0_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ddr4_pl_v1_0_3
- dist_mem_gen_v8_0_13 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/dist_mem_gen_v8_0_13
- dp_videoaxi4s_bridge_v1_0_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/dp_videoaxi4s_bridge_v1_0_1
- ecc_v2_0_13 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ecc_v2_0_13
- emb_fifo_gen_v1_0_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/emb_fifo_gen_v1_0_2
- emb_mem_gen_v1_0_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/emb_mem_gen_v1_0_3
- emc_common_v3_0_5 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/emc_common_v3_0_5
- ethernet_1_10_25g_v2_6_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ethernet_1_10_25g_v2_6_0
- fifo_generator_v13_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/fifo_generator_v13_0_6
- fifo_generator_v13_1_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/fifo_generator_v13_1_4
- fifo_generator_v13_2_5 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/fifo_generator_v13_2_5
- fit_timer_v2_0_10 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/fit_timer_v2_0_10
- generic_baseblocks_v2_1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/generic_baseblocks_v2_1_0
- gigantic_mux = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/gigantic_mux
- gig_ethernet_pcs_pma_v16_1_9 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/gig_ethernet_pcs_pma_v16_1_9
- gig_ethernet_pcs_pma_v16_2_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/gig_ethernet_pcs_pma_v16_2_1
- gmii_to_rgmii_v4_1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/gmii_to_rgmii_v4_1_0
- gtwizard_ultrascale_v1_5_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/gtwizard_ultrascale_v1_5_4
- gtwizard_ultrascale_v1_6_10 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/gtwizard_ultrascale_v1_6_10
- gtwizard_ultrascale_v1_7_9 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/gtwizard_ultrascale_v1_7_9
- hbm_v1_0_9 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/hbm_v1_0_9
- hdcp22_cipher_dp_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/hdcp22_cipher_dp_v1_0_0
- hdcp22_cipher_v1_0_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/hdcp22_cipher_v1_0_3
- hdcp22_rng_v1_0_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/hdcp22_rng_v1_0_1
- hdcp_keymngmt_blk_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/hdcp_keymngmt_blk_v1_0_0
- hdcp_v1_0_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/hdcp_v1_0_3
- hdmi_gt_controller_v1_0_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/hdmi_gt_controller_v1_0_3
- high_speed_selectio_wiz_v3_2_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/high_speed_selectio_wiz_v3_2_3
- high_speed_selectio_wiz_v3_3_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/high_speed_selectio_wiz_v3_3_1
- high_speed_selectio_wiz_v3_4_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/high_speed_selectio_wiz_v3_4_1
- high_speed_selectio_wiz_v3_5_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/high_speed_selectio_wiz_v3_5_2
- high_speed_selectio_wiz_v3_6_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/high_speed_selectio_wiz_v3_6_1
- i2s_receiver_v1_0_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/i2s_receiver_v1_0_4
- i2s_transmitter_v1_0_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/i2s_transmitter_v1_0_4
- ibert_lib_v1_0_7 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ibert_lib_v1_0_7
- ieee802d3_clause74_fec_v1_0_8 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ieee802d3_clause74_fec_v1_0_8
- interlaken_v2_4_7 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/interlaken_v2_4_7
- in_system_ibert_v1_0_12 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/in_system_ibert_v1_0_12
- iomodule_v3_1_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/iomodule_v3_1_6
- jesd204c_v4_2_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/jesd204c_v4_2_3
- jesd204_v7_2_10 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/jesd204_v7_2_10
- jtag_axi = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/jtag_axi
- lib_cdc_v1_0_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/lib_cdc_v1_0_2
- lib_pkg_v1_0_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/lib_pkg_v1_0_2
- ll_compress_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ll_compress_v1_0_0
- lmb_bram_if_cntlr_v4_0_19 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/lmb_bram_if_cntlr_v4_0_19
- lmb_v10_v3_0_11 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/lmb_v10_v3_0_11
- ltlib_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ltlib_v1_0_0
- lut_buffer_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/lut_buffer_v1_0_0
- lut_buffer_v2_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/lut_buffer_v2_0_0
- l_ethernet_v3_2_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/l_ethernet_v3_2_0
- mammoth_transcode_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/mammoth_transcode_v1_0_0
- mem_pl_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/mem_pl_v1_0_0
- microblaze_v10_0_7 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/microblaze_v10_0_7
- microblaze_v11_0_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/microblaze_v11_0_4
- microblaze_v9_5_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/microblaze_v9_5_4
- mipi_csi2_rx_ctrl_v1_0_8 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/mipi_csi2_rx_ctrl_v1_0_8
- mipi_csi2_tx_ctrl_v1_0_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/mipi_csi2_tx_ctrl_v1_0_4
- mipi_dphy_v4_3_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/mipi_dphy_v4_3_0
- mipi_dsi_tx_ctrl_v1_0_7 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/mipi_dsi_tx_ctrl_v1_0_7
- mpegtsmux_v1_0_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/mpegtsmux_v1_0_2
- mpegtsmux_v1_1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/mpegtsmux_v1_1_0
- mrmac_v1_3_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/mrmac_v1_3_0
- multi_channel_25g_rs_fec_v1_0_11 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/multi_channel_25g_rs_fec_v1_0_11
- mutex_v2_1_11 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/mutex_v2_1_11
- axi_tg_lib = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_tg_lib
- noc_na_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/noc_na_v1_0_0
- noc_ncrb_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/noc_ncrb_v1_0_0
- noc_nidb_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/noc_nidb_v1_0_0
- noc_nps4_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/noc_nps4_v1_0_0
- noc_nps6_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/noc_nps6_v1_0_0
- noc_nps_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/noc_nps_v1_0_0
- noc_nsu_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/noc_nsu_v1_0_0
- nvmeha_v1_0_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/nvmeha_v1_0_3
- nvme_tc_v2_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/nvme_tc_v2_0_0
- oddr_v1_0_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/oddr_v1_0_2
- oran_radio_if_v1_1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/oran_radio_if_v1_1_0
- pci32_v5_0_12 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/pci32_v5_0_12
- pci64_v5_0_11 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/pci64_v5_0_11
- pcie_axi4lite_tap_v1_0_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/pcie_axi4lite_tap_v1_0_1
- pcie_dma_versal_v2_0_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/pcie_dma_versal_v2_0_1
- pcie_jtag_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/pcie_jtag_v1_0_0
- pc_cfr_v6_0_8 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/pc_cfr_v6_0_8
- pc_cfr_v6_1_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/pc_cfr_v6_1_4
- pc_cfr_v6_2_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/pc_cfr_v6_2_2
- pc_cfr_v6_3_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/pc_cfr_v6_3_2
- pc_cfr_v6_4_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/pc_cfr_v6_4_0
- picxo = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/picxo
- ptp_1588_timer_syncer_v1_0_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ptp_1588_timer_syncer_v1_0_1
- qdma_v4_0_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/qdma_v4_0_2
- qdriv_pl_v1_0_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/qdriv_pl_v1_0_2
- rama_v1_1_7_lib = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/rama_v1_1_7_lib
- rld3_pl_phy_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/rld3_pl_phy_v1_0_0
- rld3_pl_v1_0_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/rld3_pl_v1_0_4
- roe_framer_v3_0_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/roe_framer_v3_0_1
- rst_vip_v1_0_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/rst_vip_v1_0_4
- smartconnect_v1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/smartconnect_v1_0
- sem_ultra_v3_1_16 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/sem_ultra_v3_1_16
- sem_v4_1_13 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/sem_v4_1_13
- shell_utils_msp432_bsl_crc_gen_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/shell_utils_msp432_bsl_crc_gen_v1_0_0
- sim_clk_gen_v1_0_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/sim_clk_gen_v1_0_2
- sim_rst_gen_v1_0_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/sim_rst_gen_v1_0_2
- sim_trig_v1_0_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/sim_trig_v1_0_4
- stm_v1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/stm_v1_0
- stm_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/stm_v1_0_0
- system_cache_v4_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/system_cache_v4_0_6
- system_cache_v5_0_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/system_cache_v5_0_3
- ta_dma_v1_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ta_dma_v1_0_6
- tcc_decoder_3gpplte_v3_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/tcc_decoder_3gpplte_v3_0_6
- ten_gig_eth_mac_v15_1_9 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ten_gig_eth_mac_v15_1_9
- ten_gig_eth_pcs_pma_v6_0_18 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ten_gig_eth_pcs_pma_v6_0_18
- timer_sync_1588_v1_2_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/timer_sync_1588_v1_2_4
- tmr_inject_v1_0_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/tmr_inject_v1_0_4
- tmr_manager_v1_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/tmr_manager_v1_0_6
- tmr_voter_v1_0_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/tmr_voter_v1_0_3
- trace_s2mm_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/trace_s2mm_v1_0_0
- trace_s2mm_v1_1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/trace_s2mm_v1_1_0
- tsn_endpoint_ethernet_mac_block_v1_0_7 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/tsn_endpoint_ethernet_mac_block_v1_0_7
- uhdsdi_gt_v1_0_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/uhdsdi_gt_v1_0_3
- uhdsdi_gt_v2_0_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/uhdsdi_gt_v2_0_3
- uram_rd_back_v1_0_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/uram_rd_back_v1_0_1
- usxgmii_v1_2_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/usxgmii_v1_2_0
- util_idelay_ctrl_v1_0_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/util_idelay_ctrl_v1_0_2
- util_reduced_logic_v2_0_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/util_reduced_logic_v2_0_4
- util_vector_logic_v2_0_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/util_vector_logic_v2_0_1
- vfb_v1_0_16 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/vfb_v1_0_16
- video_frame_crc_v1_0_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/video_frame_crc_v1_0_3
- vid_edid_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/vid_edid_v1_0_0
- vid_phy_controller_v2_1_9 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/vid_phy_controller_v2_1_9
- vid_phy_controller_v2_2_7 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/vid_phy_controller_v2_2_7
- v_axi4s_remap_v1_0_14 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_axi4s_remap_v1_0_14
- v_axi4s_remap_v1_1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_axi4s_remap_v1_1_0
- v_csc_v1_0_16 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_csc_v1_0_16
- v_csc_v1_1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_csc_v1_1_0
- v_deinterlacer_v5_0_16 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_deinterlacer_v5_0_16
- v_deinterlacer_v5_1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_deinterlacer_v5_1_0
- v_demosaic_v1_0_8 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_demosaic_v1_0_8
- v_demosaic_v1_1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_demosaic_v1_1_0
- v_frmbuf_rd_v2_1_5 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_frmbuf_rd_v2_1_5
- v_frmbuf_rd_v2_2_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_frmbuf_rd_v2_2_0
- v_frmbuf_wr_v2_1_5 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_frmbuf_wr_v2_1_5
- v_frmbuf_wr_v2_2_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_frmbuf_wr_v2_2_0
- v_gamma_lut_v1_0_8 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_gamma_lut_v1_0_8
- v_gamma_lut_v1_1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_gamma_lut_v1_1_0
- v_hcresampler_v1_0_16 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_hcresampler_v1_0_16
- v_hcresampler_v1_1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_hcresampler_v1_1_0
- v_hdmi_phy1_v1_0_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_hdmi_phy1_v1_0_2
- v_hdmi_rx_v2_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_hdmi_rx_v2_0_0
- v_hdmi_rx_v3_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_hdmi_rx_v3_0_0
- v_hdmi_tx1_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_hdmi_tx1_v1_0_0
- v_hdmi_tx_v2_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_hdmi_tx_v2_0_0
- v_hdmi_tx_v3_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_hdmi_tx_v3_0_0
- v_hscaler_v1_0_16 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_hscaler_v1_0_16
- v_hscaler_v1_1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_hscaler_v1_1_0
- v_letterbox_v1_0_16 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_letterbox_v1_0_16
- v_letterbox_v1_1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_letterbox_v1_1_0
- v_mix_v5_0_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_mix_v5_0_1
- v_mix_v5_1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_mix_v5_1_0
- v_multi_scaler_v1_0_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_multi_scaler_v1_0_4
- v_multi_scaler_v1_2_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_multi_scaler_v1_2_0
- v_scenechange_v1_0_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_scenechange_v1_0_4
- v_scenechange_v1_1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_scenechange_v1_1_0
- v_sdi_rx_vid_bridge_v2_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_sdi_rx_vid_bridge_v2_0_0
- v_smpte_sdi_v3_0_9 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_smpte_sdi_v3_0_9
- v_smpte_uhdsdi_rx_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_smpte_uhdsdi_rx_v1_0_0
- v_smpte_uhdsdi_tx_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_smpte_uhdsdi_tx_v1_0_0
- v_smpte_uhdsdi_v1_0_8 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_smpte_uhdsdi_v1_0_8
- v_tpg_v7_0_16 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_tpg_v7_0_16
- v_tpg_v8_0_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_tpg_v8_0_4
- v_tpg_v8_1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_tpg_v8_1_0
- v_uhdsdi_audio_v1_0_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_uhdsdi_audio_v1_0_1
- v_uhdsdi_audio_v1_1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_uhdsdi_audio_v1_1_0
- v_uhdsdi_audio_v2_0_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_uhdsdi_audio_v2_0_3
- v_uhdsdi_vidgen_v1_0_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_uhdsdi_vidgen_v1_0_1
- v_vcresampler_v1_0_16 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_vcresampler_v1_0_16
- v_vcresampler_v1_1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_vcresampler_v1_1_0
- v_vid_in_axi4s_v4_0_9 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_vid_in_axi4s_v4_0_9
- v_vscaler_v1_0_16 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_vscaler_v1_0_16
- v_vscaler_v1_1_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_vscaler_v1_1_0
- xbip_dsp48_wrapper_v3_0_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xbip_dsp48_wrapper_v3_0_4
- xbip_utils_v3_0_10 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xbip_utils_v3_0_10
- xdma_v4_1_8 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xdma_v4_1_8
- xhmc_v1_0_12 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xhmc_v1_0_12
- xlconcat_v2_1_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xlconcat_v2_1_4
- xlconstant_v1_1_7 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xlconstant_v1_1_7
- xlslice_v1_0_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xlslice_v1_0_2
- xpm_cdc_gen_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xpm_cdc_gen_v1_0_0
- xsdbm_v2_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xsdbm_v2_0_0
- xsdbm_v3_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xsdbm_v3_0_0
- xxv_ethernet_v3_3_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xxv_ethernet_v3_3_0
- lib_srl_fifo_v1_0_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/lib_srl_fifo_v1_0_2
- lib_fifo_v1_0_14 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/lib_fifo_v1_0_14
- axi_datamover_v5_1_24 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_datamover_v5_1_24
- amm_axi_bridge_v1_0_8 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/amm_axi_bridge_v1_0_8
- axis_interconnect_v1_1_18 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_interconnect_v1_1_18
- ats_switch_v1_0_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ats_switch_v1_0_3
- audio_formatter_v1_0_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/audio_formatter_v1_0_4
- axi4stream_vip_v1_1_8 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi4stream_vip_v1_1_8
- v_tc_v6_2_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_tc_v6_2_1
- v_dp_axi4s_vid_out_v1_0_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_dp_axi4s_vid_out_v1_0_1
- v_tc_v6_1_13 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_tc_v6_1_13
- v_axi4s_vid_out_v4_0_11 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_axi4s_vid_out_v4_0_11
- axi4svideo_bridge_v1_0_11 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi4svideo_bridge_v1_0_11
- axis_accelerator_adapter_v2_1_16 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_accelerator_adapter_v2_1_16
- axis_broadcaster_v1_1_21 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_broadcaster_v1_1_21
- axis_clock_converter_v1_1_23 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_clock_converter_v1_1_23
- axis_combiner_v1_1_20 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_combiner_v1_1_20
- axis_data_fifo_v1_1_23 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_data_fifo_v1_1_23
- axis_data_fifo_v2_0_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_data_fifo_v2_0_4
- axis_register_slice_v1_1_22 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_register_slice_v1_1_22
- axis_dwidth_converter_v1_1_21 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_dwidth_converter_v1_1_21
- axis_ila_intf_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_ila_intf_v1_0_0
- axis_subset_converter_v1_1_22 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_subset_converter_v1_1_22
- axis_switch_v1_1_22 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_switch_v1_1_22
- axis_vio_v1_0_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axis_vio_v1_0_2
- axi_apb_bridge_v3_0_17 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_apb_bridge_v3_0_17
- axi_bram_ctrl_v4_0_14 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_bram_ctrl_v4_0_14
- axi_sg_v4_1_13 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_sg_v4_1_13
- axi_cdma_v4_1_22 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_cdma_v4_1_22
- axi_clock_converter_v2_1_21 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_clock_converter_v2_1_21
- axi_data_fifo_v2_1_21 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_data_fifo_v2_1_21
- axi_register_slice_v2_1_22 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_register_slice_v2_1_22
- axi_crossbar_v2_1_23 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_crossbar_v2_1_23
- axi_dma_v7_1_23 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_dma_v7_1_23
- axi_protocol_converter_v2_1_22 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_protocol_converter_v2_1_22
- axi_dwidth_converter_v2_1_22 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_dwidth_converter_v2_1_22
- axi_emc_v3_0_22 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_emc_v3_0_22
- axi_epc_v2_0_25 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_epc_v2_0_25
- lib_bmg_v1_0_13 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/lib_bmg_v1_0_13
- axi_ethernetlite_v3_0_21 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_ethernetlite_v3_0_21
- axi_ethernet_buffer_v2_0_23 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_ethernet_buffer_v2_0_23
- axi_fifo_mm_s_v4_1_19 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_fifo_mm_s_v4_1_19
- axi_fifo_mm_s_v4_2_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_fifo_mm_s_v4_2_4
- axi_firewall_v1_0_10 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_firewall_v1_0_10
- axi_firewall_v1_1_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_firewall_v1_1_1
- interrupt_control_v3_1_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/interrupt_control_v3_1_4
- axi_gpio_v2_0_24 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_gpio_v2_0_24
- axi_hbicap_v1_0_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_hbicap_v1_0_3
- axi_hwicap_v3_0_26 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_hwicap_v3_0_26
- axi_iic_v2_0_25 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_iic_v2_0_25
- axi_intc_v4_1_15 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_intc_v4_1_15
- axi_interconnect_v1_7_18 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_interconnect_v1_7_18
- axi_master_burst_v2_0_7 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_master_burst_v2_0_7
- axi_msg_v1_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_msg_v1_0_6
- axi_mcdma_v1_0_8 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_mcdma_v1_0_8
- axi_mcdma_v1_1_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_mcdma_v1_1_3
- axi_memory_init_v1_0_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_memory_init_v1_0_3
- axi_mm2s_mapper_v1_1_21 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_mm2s_mapper_v1_1_21
- axi_mmu_v2_1_20 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_mmu_v2_1_20
- axi_pcie_v2_9_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_pcie_v2_9_4
- axi_protocol_checker_v2_0_8 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_protocol_checker_v2_0_8
- axi_quad_spi_v3_2_21 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_quad_spi_v3_2_21
- axi_sideband_util_v1_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_sideband_util_v1_0_6
- axi_tft_v2_0_23 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_tft_v2_0_23
- axi_timebase_wdt_v3_0_14 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_timebase_wdt_v3_0_14
- axi_timer_v2_0_24 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_timer_v2_0_24
- axi_traffic_gen_v2_0_23 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_traffic_gen_v2_0_23
- axi_traffic_gen_v3_0_8 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_traffic_gen_v3_0_8
- axi_uart16550_v2_0_24 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_uart16550_v2_0_24
- axi_uartlite_v2_0_26 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_uartlite_v2_0_26
- axi_usb2_device_v5_0_23 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_usb2_device_v5_0_23
- axi_utils_v2_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_utils_v2_0_6
- axi_vdma_v6_3_10 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_vdma_v6_3_10
- xbip_pipe_v3_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xbip_pipe_v3_0_6
- xbip_dsp48_addsub_v3_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xbip_dsp48_addsub_v3_0_6
- xbip_addsub_v3_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xbip_addsub_v3_0_6
- c_reg_fd_v12_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/c_reg_fd_v12_0_6
- c_addsub_v12_0_14 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/c_addsub_v12_0_14
- axi_vfifo_ctrl_v2_0_24 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_vfifo_ctrl_v2_0_24
- axi_vip_v1_1_8 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_vip_v1_1_8
- bs_switch_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/bs_switch_v1_0_0
- canfd_v2_0_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/canfd_v2_0_4
- canfd_v3_0_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/canfd_v3_0_1
- can_v5_0_25 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/can_v5_0_25
- cic_compiler_v4_0_15 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/cic_compiler_v4_0_15
- xbip_bram18k_v3_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xbip_bram18k_v3_0_6
- mult_gen_v12_0_16 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/mult_gen_v12_0_16
- cmpy_v6_0_19 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/cmpy_v6_0_19
- c_mux_bit_v12_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/c_mux_bit_v12_0_6
- c_shift_ram_v12_0_14 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/c_shift_ram_v12_0_14
- c_mux_bus_v12_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/c_mux_bus_v12_0_6
- c_gate_bit_v12_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/c_gate_bit_v12_0_6
- xbip_counter_v3_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xbip_counter_v3_0_6
- c_counter_binary_v12_0_14 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/c_counter_binary_v12_0_14
- c_compare_v12_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/c_compare_v12_0_6
- convolution_v9_0_15 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/convolution_v9_0_15
- cordic_v6_0_16 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/cordic_v6_0_16
- cpri_v8_11_5 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/cpri_v8_11_5
- xbip_dsp48_acc_v3_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xbip_dsp48_acc_v3_0_6
- xbip_accum_v3_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xbip_accum_v3_0_6
- c_accum_v12_0_14 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/c_accum_v12_0_14
- dbg_intf = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/dbg_intf
- xbip_dsp48_multadd_v3_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xbip_dsp48_multadd_v3_0_6
- dds_compiler_v6_0_20 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/dds_compiler_v6_0_20
- dft_v4_0_16 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/dft_v4_0_16
- dft_v4_1_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/dft_v4_1_1
- dft_v4_2_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/dft_v4_2_1
- dfx_axi_shutdown_manager_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/dfx_axi_shutdown_manager_v1_0_0
- dfx_bitstream_monitor_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/dfx_bitstream_monitor_v1_0_0
- dfx_controller_v1_0_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/dfx_controller_v1_0_1
- dfx_decoupler_v1_0_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/dfx_decoupler_v1_0_1
- displayport_v7_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/displayport_v7_0_0
- displayport_v8_1_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/displayport_v8_1_3
- displayport_v9_0_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/displayport_v9_0_3
- xbip_dsp48_mult_v3_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xbip_dsp48_mult_v3_0_6
- floating_point_v7_0_18 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/floating_point_v7_0_18
- div_gen_v5_1_17 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/div_gen_v5_1_17
- dsp_macro_v1_0_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/dsp_macro_v1_0_1
- fir_compiler_v5_2_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/fir_compiler_v5_2_6
- duc_ddc_compiler_v3_0_15 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/duc_ddc_compiler_v3_0_15
- ernic_v1_0_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ernic_v1_0_2
- ernic_v2_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ernic_v2_0_0
- ernic_v3_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ernic_v3_0_0
- etrnic_v1_0_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/etrnic_v1_0_4
- etrnic_v1_1_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/etrnic_v1_1_3
- fc32_rs_fec_v1_0_16 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/fc32_rs_fec_v1_0_16
- fec_5g_common_v1_0_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/fec_5g_common_v1_0_1
- fec_5g_common_v1_1_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/fec_5g_common_v1_1_1
- fir_compiler_v7_2_15 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/fir_compiler_v7_2_15
- flexo_100g_rs_fec_v1_0_16 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/flexo_100g_rs_fec_v1_0_16
- floating_point_v7_1_11 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/floating_point_v7_1_11
- g709_rs_encoder_v2_2_7 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/g709_rs_encoder_v2_2_7
- rs_toolbox_v9_0_8 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/rs_toolbox_v9_0_8
- g709_rs_decoder_v2_2_9 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/g709_rs_decoder_v2_2_9
- g709_fec_v2_3_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/g709_fec_v2_3_6
- g709_fec_v2_4_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/g709_fec_v2_4_2
- g975_efec_i4_v1_0_18 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/g975_efec_i4_v1_0_18
- g975_efec_i7_v2_0_18 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/g975_efec_i7_v2_0_18
- icap_arb_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/icap_arb_v1_0_0
- ieee802d3_200g_rs_fec_v1_0_11 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ieee802d3_200g_rs_fec_v1_0_11
- ieee802d3_200g_rs_fec_v2_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ieee802d3_200g_rs_fec_v2_0_0
- ieee802d3_25g_rs_fec_v1_0_18 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ieee802d3_25g_rs_fec_v1_0_18
- ieee802d3_400g_rs_fec_v1_0_11 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ieee802d3_400g_rs_fec_v1_0_11
- ieee802d3_400g_rs_fec_v2_0_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ieee802d3_400g_rs_fec_v2_0_2
- ieee802d3_50g_rs_fec_v1_0_14 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ieee802d3_50g_rs_fec_v1_0_14
- ieee802d3_50g_rs_fec_v2_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ieee802d3_50g_rs_fec_v2_0_6
- ieee802d3_rs_fec_v1_0_18 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ieee802d3_rs_fec_v1_0_18
- ieee802d3_rs_fec_v2_0_10 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ieee802d3_rs_fec_v2_0_10
- ldpc_v2_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ldpc_v2_0_6
- lte_3gpp_channel_estimator_v2_0_17 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/lte_3gpp_channel_estimator_v2_0_17
- lte_3gpp_mimo_decoder_v3_0_16 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/lte_3gpp_mimo_decoder_v3_0_16
- lte_3gpp_mimo_encoder_v4_0_15 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/lte_3gpp_mimo_encoder_v4_0_15
- tcc_encoder_3gpplte_v4_0_16 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/tcc_encoder_3gpplte_v4_0_16
- lte_dl_channel_encoder_v3_0_16 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/lte_dl_channel_encoder_v3_0_16
- lte_dl_channel_encoder_v4_0_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/lte_dl_channel_encoder_v4_0_2
- xfft_v7_2_11 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xfft_v7_2_11
- lte_fft_v2_0_20 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/lte_fft_v2_0_20
- xfft_v9_1_5 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xfft_v9_1_5
- lte_fft_v2_1_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/lte_fft_v2_1_3
- xbip_dsp48_multacc_v3_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xbip_dsp48_multacc_v3_0_6
- lte_pucch_receiver_v2_0_18 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/lte_pucch_receiver_v2_0_18
- xbip_multadd_v3_0_15 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xbip_multadd_v3_0_15
- lte_rach_detector_v3_1_8 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/lte_rach_detector_v3_1_8
- lte_ul_channel_decoder_v4_0_17 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/lte_ul_channel_decoder_v4_0_17
- mailbox_v2_1_14 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/mailbox_v2_1_14
- mdm_v3_2_19 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/mdm_v3_2_19
- mem_tg_v1_0_3 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/mem_tg_v1_0_3
- iomodule_v3_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/iomodule_v3_0
- lmb_bram_if_cntlr_v4_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/lmb_bram_if_cntlr_v4_0
- lmb_v10_v3_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/lmb_v10_v3_0
- axi_lite_ipif_v3_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/axi_lite_ipif_v3_0
- mdm_v3_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/mdm_v3_2
- microblaze_mcs_v2_3_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/microblaze_mcs_v2_3_6
- perf_axi_tg_v1_0_11 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/perf_axi_tg_v1_0_11
- polar_v1_0_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/polar_v1_0_6
- prc_v1_3_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/prc_v1_3_4
- processing_system7_vip_v1_0_10 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/processing_system7_vip_v1_0_10
- proc_sys_reset_v5_0_13 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/proc_sys_reset_v5_0_13
- pr_axi_shutdown_manager_v1_0_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/pr_axi_shutdown_manager_v1_0_2
- pr_bitstream_monitor_v1_0_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/pr_bitstream_monitor_v1_0_2
- pr_decoupler_v1_0_9 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/pr_decoupler_v1_0_9
- qdriv_pl_phy_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/qdriv_pl_phy_v1_0_0
- quadsgmii_v3_5_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/quadsgmii_v3_5_0
- rs_decoder_v9_0_17 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/rs_decoder_v9_0_17
- rs_encoder_v9_0_16 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/rs_encoder_v9_0_16
- sd_fec_v1_1_6 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/sd_fec_v1_1_6
- shell_utils_addr_remap_v1_0_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/shell_utils_addr_remap_v1_0_1
- sid_v8_0_15 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/sid_v8_0_15
- soft_ecc_proxy_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/soft_ecc_proxy_v1_0_0
- spdif_v2_0_23 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/spdif_v2_0_23
- srio_gen2_v4_1_9 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/srio_gen2_v4_1_9
- switch_core_top_v1_0_8 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/switch_core_top_v1_0_8
- sync_ip = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/sync_ip
- tcc_decoder_3gppmm_v2_0_20 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/tcc_decoder_3gppmm_v2_0_20
- tcc_encoder_3gpp_v5_0_16 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/tcc_encoder_3gpp_v5_0_16
- tmr_comparator_v1_0_4 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/tmr_comparator_v1_0_4
- tmr_sem_v1_0_15 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/tmr_sem_v1_0_15
- tri_mode_ethernet_mac_v9_0_17 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/tri_mode_ethernet_mac_v9_0_17
- tsn_temac_v1_0_5 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/tsn_temac_v1_0_5
- vby1hs_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/vby1hs_v1_0_0
- ba317 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/ba317
- versal_cips_ps_vip_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/versal_cips_ps_vip_v1_0_0
- videoaxi4s_bridge_v1_0_5 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/videoaxi4s_bridge_v1_0_5
- viterbi_v9_1_12 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/viterbi_v9_1_12
- v_dual_splitter_v1_0_9 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_dual_splitter_v1_0_9
- v_hdmi_rx1_v1_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_hdmi_rx1_v1_0_0
- v_vid_gt_bridge_v1_0_1 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_vid_gt_bridge_v1_0_1
- v_vid_sdi_tx_bridge_v2_0_0 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/v_vid_sdi_tx_bridge_v2_0_0
- xbip_dsp48_macro_v3_0_18 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xbip_dsp48_macro_v3_0_18
- xfft_v9_0_19 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xfft_v9_0_19
- xsdbs_v1_0_2 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/xsdbs_v1_0_2
- zynq_ultra_ps_e_vip_v1_0_8 = C:/Users/Stepan/Desktop/4portCompact/S5443Current/S5443_M/S5443.cache/compile_simlib/modelsim/zynq_ultra_ps_e_vip_v1_0_8
- [DefineOptionset]
- ; Define optionset entries for the various compilers, vmake, and vsim.
- ; These option sets can be used with the "-optionset <optionsetname>" syntax.
- ; i.e.
- ; vlog -optionset COMPILEDEBUG top.sv
- ; vsim -optionset UVMDEBUG my_top
- ;
- ; Following are some useful examples.
- ; define a vsim optionset for uvm debugging
- UVMDEBUG = -uvmcontrol=all -msgmode both -displaymsgmode both -classdebug -onfinish stop
- ; define a vopt optionset for debugging
- VOPTDEBUG = +acc -debugdb
- [vcom]
- ; VHDL93 variable selects language version as the default.
- ; Default is VHDL-2002.
- ; Value of 0 or 1987 for VHDL-1987.
- ; Value of 1 or 1993 for VHDL-1993.
- ; Default or value of 2 or 2002 for VHDL-2002.
- ; Value of 3 or 2008 for VHDL-2008
- ; Value of 4 or ams99 for VHDL-AMS-1999
- ; Value of 5 or ams07 for VHDL-AMS-2007
- VHDL93 = 2002
- ; Ignore VHDL-2008 declaration of REAL_VECTOR in package STANDARD. Default is off.
- ; ignoreStandardRealVector = 1
- ; Show source line containing error. Default is off.
- ; Show_source = 1
- ; Turn off unbound-component warnings. Default is on.
- ; Show_Warning1 = 0
- ; Turn off process-without-a-wait-statement warnings. Default is on.
- ; Show_Warning2 = 0
- ; Turn off null-range warnings. Default is on.
- ; Show_Warning3 = 0
- ; Turn off no-space-in-time-literal warnings. Default is on.
- ; Show_Warning4 = 0
- ; Turn off multiple-drivers-on-unresolved-signal warnings. Default is on.
- ; Show_Warning5 = 0
- ; Turn off optimization for IEEE std_logic_1164 package. Default is on.
- ; Optimize_1164 = 0
- ; Enable compiler statistics. Specify one or more arguments:
- ; [all,none,time,cmd,msg,perf,verbose,list]
- ; Add '-' to disable specific statistics. Default is [time,cmd,msg].
- ; Stats = time,cmd,msg
- ; Turn on resolving of ambiguous function overloading in favor of the
- ; "explicit" function declaration (not the one automatically created by
- ; the compiler for each type declaration). Default is off.
- ; The .ini file has Explicit enabled so that std_logic_signed/unsigned
- ; will match the behavior of synthesis tools.
- Explicit = 1
- ; Turn off acceleration of the VITAL packages. Default is to accelerate.
- ; NoVital = 1
- ; Turn off VITAL compliance checking. Default is checking on.
- ; NoVitalCheck = 1
- ; Ignore VITAL compliance checking errors. Default is to not ignore.
- ; IgnoreVitalErrors = 1
- ; Turn off VITAL compliance checking warnings. Default is to show warnings.
- ; Show_VitalChecksWarnings = 0
- ; Turn off PSL assertion warning messages. Default is to show warnings.
- ; Show_PslChecksWarnings = 0
- ; Enable parsing of embedded PSL assertions. Default is enabled.
- ; EmbeddedPsl = 0
- ; Keep silent about case statement static warnings.
- ; Default is to give a warning.
- ; NoCaseStaticError = 1
- ; Keep silent about warnings caused by aggregates that are not locally static.
- ; Default is to give a warning.
- ; NoOthersStaticError = 1
- ; Treat as errors:
- ; case statement static warnings
- ; warnings caused by aggregates that are not locally static
- ; Overrides NoCaseStaticError, NoOthersStaticError settings.
- ; PedanticErrors = 1
- ; Turn off inclusion of debugging info within design units.
- ; Default is to include debugging info.
- ; NoDebug = 1
- ; Turn off "Loading..." messages. Default is messages on.
- ; Quiet = 1
- ; Turn on some limited synthesis rule compliance checking. Checks only:
- ; -- signals used (read) by a process must be in the sensitivity list
- ; CheckSynthesis = 1
- ; Activate optimizations on expressions that do not involve signals,
- ; waits, or function/procedure/task invocations. Default is off.
- ; ScalarOpts = 1
- ; Turns on lint-style checking.
- ; Show_Lint = 1
- ; Require the user to specify a configuration for all bindings,
- ; and do not generate a compile time default binding for the
- ; component. This will result in an elaboration error of
- ; 'component not bound' if the user fails to do so. Avoids the rare
- ; issue of a false dependency upon the unused default binding.
- ; RequireConfigForAllDefaultBinding = 1
- ; Perform default binding at compile time.
- ; Default is to do default binding at load time.
- ; BindAtCompile = 1;
- ; Inhibit range checking on subscripts of arrays. Range checking on
- ; scalars defined with subtypes is inhibited by default.
- ; NoIndexCheck = 1
- ; Inhibit range checks on all (implicit and explicit) assignments to
- ; scalar objects defined with subtypes.
- ; NoRangeCheck = 1
- ; Set the prefix to be honored for synthesis/coverage pragma recognition.
- ; Default is "".
- ; AddPragmaPrefix = ""
- ; Ignore synthesis and coverage pragmas with this prefix.
- ; Default is "".
- ; IgnorePragmaPrefix = ""
- ; Turn on code coverage in VHDL design units. Default is off.
- ; Coverage = sbceft
- ; Turn off code coverage in VHDL subprograms. Default is on.
- ; CoverSub = 0
- ; Automatically exclude VHDL case statement OTHERS choice branches.
- ; This includes OTHERS choices in selected signal assigment statements.
- ; Default is to not exclude.
- ; CoverExcludeDefault = 1
- ; Control compiler and VOPT optimizations that are allowed when
- ; code coverage is on. Refer to the comment for this in the [vlog] area.
- ; CoverOpt = 3
- ; Turn on or off clkOpt optimization for code coverage. Default is on.
- ; CoverClkOpt = 1
- ; Turn on or off clkOpt optimization builtins for code coverage. Default is on.
- ; CoverClkOptBuiltins = 0
- ; Inform code coverage optimizations to respect VHDL 'H' and 'L'
- ; values on signals in conditions and expressions, and to not automatically
- ; convert them to '1' and '0'. Default is to not convert.
- ; CoverRespectHandL = 0
- ; Increase or decrease the maximum number of rows allowed in a UDP table
- ; implementing a VHDL condition coverage or expression coverage expression.
- ; More rows leads to a longer compile time, but more expressions covered.
- ; CoverMaxUDPRows = 192
- ; Increase or decrease the maximum number of input patterns that are present
- ; in FEC table. This leads to a longer compile time with more expressions
- ; covered with FEC metric.
- ; CoverMaxFECRows = 192
- ; Increase or decrease the limit on the size of expressions and conditions
- ; considered for expression and condition coverages. Higher FecUdpEffort leads
- ; to higher compile, optimize and simulation time, but more expressions and
- ; conditions are considered for coverage in the design. FecUdpEffort can
- ; be set to a number ranging from 1 (low) to 3 (high), defined as:
- ; 1 - (low) Only small expressions and conditions considered for coverage.
- ; 2 - (medium) Bigger expressions and conditions considered for coverage.
- ; 3 - (high) Very large expressions and conditions considered for coverage.
- ; The default setting is 1 (low).
- ; FecUdpEffort = 1
- ; Enable or disable Focused Expression Coverage analysis for conditions and
- ; expressions. Focused Expression Coverage data is provided by default when
- ; expression and/or condition coverage is active.
- ; CoverFEC = 0
- ; Enable or disable UDP Coverage analysis for conditions and expressions.
- ; UDP Coverage data is disabled by default when expression and/or condition
- ; coverage is active.
- ; CoverUDP = 1
- ; Enable or disable Rapid Expression Coverage mode for conditions and expressions.
- ; Disabling this would convert non-masking conditions in FEC tables to matching
- ; input patterns.
- ; CoverREC = 1
- ; Enable or disable bit-blasting multi-bit operands of reduction prefix expressions
- ; for expression/condition coverage.
- ; NOTE: Enabling this may have a negative impact on simulation performance.
- ; CoverExpandReductionPrefix = 0
- ; Enable or disable short circuit evaluation of conditions and expressions when
- ; condition or expression coverage is active. Short circuit evaluation is enabled
- ; by default.
- ; CoverShortCircuit = 0
- ; Enable code coverage reporting of code that has been optimized away.
- ; The default is not to report.
- ; CoverReportCancelled = 1
- ; Enable deglitching of code coverage in combinatorial, non-clocked, processes.
- ; Default is no deglitching.
- ; CoverDeglitchOn = 1
- ; Control the code coverage deglitching period. A period of 0, eliminates delta
- ; cycle glitches. The value of CoverDeglitchPeriod needs to be either be 0 or a
- ; time string that includes time units. Examples: 0 or 10.0ps or "10.0 ps".
- ; CoverDeglitchPeriod = 0
- ; Use this directory for compiler temporary files instead of "work/_temp"
- ; CompilerTempDir = /tmp
- ; Set this to cause the compilers to force data to be committed to disk
- ; when the files are closed.
- ; SyncCompilerFiles = 1
- ; Add VHDL-AMS declarations to package STANDARD
- ; Default is not to add
- ; AmsStandard = 1
- ; Range and length checking will be performed on array indices and discrete
- ; ranges, and when violations are found within subprograms, errors will be
- ; reported. Default is to issue warnings for violations, because subprograms
- ; may not be invoked.
- ; NoDeferSubpgmCheck = 0
- ; Turn ON detection of FSMs having single bit current state variable.
- ; FsmSingle = 1
- ; Turn off reset state transitions in FSM.
- ; FsmResetTrans = 0
- ; Turn ON detection of FSM Implicit Transitions.
- ; FsmImplicitTrans = 1
- ; Controls whether or not to show immediate assertions with constant expressions
- ; in GUI/report/UCDB etc. By default, immediate assertions with constant
- ; expressions are shown in GUI/report/UCDB etc. This does not affect
- ; evaluation of immediate assertions.
- ; ShowConstantImmediateAsserts = 0
- ; Controls how VHDL basic identifiers are stored with the design unit.
- ; Does not make the language case-sensitive, affects only how declarations
- ; declared with basic identifiers have their names stored and printed
- ; (in the GUI, examine, etc.).
- ; Default is to preserve the case as originally depicted in the VHDL source.
- ; Value of 0 indicates to change all basic identifiers to lower case.
- ; PreserveCase = 0
- ; For Configuration Declarations, controls the effect that USE clauses have
- ; on visibility inside the configuration items being configured. If 1
- ; (the default), then use pre-10.0 behavior. If 0, then for stricter LRM-compliance,
- ; extend the visibility of objects made visible through USE clauses into nested
- ; component configurations.
- ; OldVHDLConfigurationVisibility = 0
- ; Allows VHDL configuration declarations to be in a different library from
- ; the corresponding configured entity. Default is to not allow this for
- ; stricter LRM-compliance.
- ; SeparateConfigLibrary = 1;
- ; Determine how mode OUT subprogram parameters of type array and record are treated.
- ; If 0 (the default), then only VHDL 2008 will do this initialization.
- ; If 1, always initialize the mode OUT parameter to its default value.
- ; If 2, do not initialize the mode OUT out parameter.
- ; Note that prior to release 10.1, all language versions did not initialize mode
- ; OUT array and record type parameters, unless overridden here via this mechanism.
- ; In release 10.1 and later, only files compiled with VHDL 2008 will cause this
- ; initialization, unless overridden here.
- ; InitOutCompositeParam = 0
- ; Generate symbols debugging database in only some special cases to save on
- ; the number of files in the library. For other design-units, this database is
- ; generated on-demand in vsim.
- ; Default is to to generate debugging database for all design-units.
- ; SmartDbgSym = 1
- ; Enable or disable automatic creation of missing libraries.
- ; Default is 1 (enabled)
- ; CreateLib = 1
- [vlog]
- ; Turn off inclusion of debugging info within design units.
- ; Default is to include debugging info.
- ; NoDebug = 1
- ; Turn on `protect compiler directive processing.
- ; Default is to ignore `protect directives.
- ; Protect = 1
- ; Turn off "Loading..." messages. Default is messages on.
- ; Quiet = 1
- ; Turn on Verilog hazard checking (order-dependent accessing of global vars).
- ; Default is off.
- ; Hazard = 1
- ; Turn on converting regular Verilog identifiers to uppercase. Allows case
- ; insensitivity for module names. Default is no conversion.
- ; UpCase = 1
- ; Activate optimizations on expressions that do not involve signals,
- ; waits, or function/procedure/task invocations. Default is off.
- ; ScalarOpts = 1
- ; Turns on lint-style checking.
- ; Show_Lint = 1
- ; Show source line containing error. Default is off.
- ; Show_source = 1
- ; Turn on bad option warning. Default is off.
- ; Show_BadOptionWarning = 1
- ; Revert back to IEEE 1364-1995 syntax, default is 0 (off).
- ; vlog95compat = 1
- ; Turn off PSL warning messages. Default is to show warnings.
- ; Show_PslChecksWarnings = 0
- ; Enable parsing of embedded PSL assertions. Default is enabled.
- ; EmbeddedPsl = 0
- ; Enable compiler statistics. Specify one or more arguments:
- ; [all,none,time,cmd,msg,perf,verbose,list,kb]
- ; Add '-' to disable specific statistics. Default is [time,cmd,msg].
- ; Stats = time,cmd,msg
- ; Set the threshold for automatically identifying sparse Verilog memories.
- ; A memory with total size in bytes equal to or more than the sparse memory
- ; threshold gets marked as sparse automatically, unless specified otherwise
- ; in source code or by the +nosparse commandline option of vlog or vopt.
- ; The default is 1M. (i.e. memories with total size equal
- ; to or greater than 1Mb are marked as sparse)
- ; SparseMemThreshold = 1048576
- ; Set the prefix to be honored for synthesis and coverage pragma recognition.
- ; Default is "".
- ; AddPragmaPrefix = ""
- ; Ignore synthesis and coverage pragmas with this prefix.
- ; Default is "".
- ; IgnorePragmaPrefix = ""
- ; Set the option to treat all files specified in a vlog invocation as a
- ; single compilation unit. The default value is set to 0 which will treat
- ; each file as a separate compilation unit as specified in the P1800 draft standard.
- ; MultiFileCompilationUnit = 1
- ; Turn on code coverage in Verilog design units. Default is off.
- ; Coverage = sbceft
- ; Automatically exclude Verilog case statement default branches.
- ; Default is to not automatically exclude defaults.
- ; CoverExcludeDefault = 1
- ; Increase or decrease the maximum number of rows allowed in a UDP table
- ; implementing a VHDL condition coverage or expression coverage expression.
- ; More rows leads to a longer compile time, but more expressions covered.
- ; CoverMaxUDPRows = 192
- ; Increase or decrease the maximum number of input patterns that are present
- ; in FEC table. This leads to a longer compile time with more expressions
- ; covered with FEC metric.
- ; CoverMaxFECRows = 192
- ; Increase or decrease the limit on the size of expressions and conditions
- ; considered for expression and condition coverages. Higher FecUdpEffort leads
- ; to higher compile, optimize and simulation time, but more expressions and
- ; conditions are considered for coverage in the design. FecUdpEffort can
- ; be set to a number ranging from 1 (low) to 3 (high), defined as:
- ; 1 - (low) Only small expressions and conditions considered for coverage.
- ; 2 - (medium) Bigger expressions and conditions considered for coverage.
- ; 3 - (high) Very large expressions and conditions considered for coverage.
- ; The default setting is 1 (low).
- ; FecUdpEffort = 1
- ; Enable or disable Focused Expression Coverage analysis for conditions and
- ; expressions. Focused Expression Coverage data is provided by default when
- ; expression and/or condition coverage is active.
- ; CoverFEC = 0
- ; Enable or disable UDP Coverage analysis for conditions and expressions.
- ; UDP Coverage data is disabled by default when expression and/or condition
- ; coverage is active.
- ; CoverUDP = 1
- ; Enable or disable Rapid Expression Coverage mode for conditions and expressions.
- ; Disabling this would convert non-masking conditions in FEC tables to matching
- ; input patterns.
- ; CoverREC = 1
- ; Enable or disable bit-blasting multi-bit operands of reduction prefix expressions
- ; for expression/condition coverage.
- ; NOTE: Enabling this may have a negative impact on simulation performance.
- ; CoverExpandReductionPrefix = 0
- ; Enable or disable short circuit evaluation of conditions and expressions when
- ; condition or expression coverage is active. Short circuit evaluation is enabled
- ; by default.
- ; CoverShortCircuit = 0
- ; Enable deglitching of code coverage in combinatorial, non-clocked, processes.
- ; Default is no deglitching.
- ; CoverDeglitchOn = 1
- ; Control the code coverage deglitching period. A period of 0, eliminates delta
- ; cycle glitches. The value of CoverDeglitchPeriod needs to be either be 0 or a
- ; time string that includes time units. Examples: 0 or 10.0ps or "10.0 ps".
- ; CoverDeglitchPeriod = 0
- ; Turn on code coverage in VLOG `celldefine modules, modules containing
- ; specify blocks, and modules included using vlog -v and -y. Default is off.
- ; CoverCells = 1
- ; Enable code coverage reporting of code that has been optimized away.
- ; The default is not to report.
- ; CoverReportCancelled = 1
- ; Control compiler and VOPT optimizations that are allowed when
- ; code coverage is on. This is a number from 0 to 5, with the following
- ; meanings (the default is 3):
- ; 5 -- All allowable optimizations are on.
- ; 4 -- Turn off removing unreferenced code.
- ; 3 -- Turn off process, always block and if statement merging.
- ; 2 -- Turn off expression optimization, converting primitives
- ; to continuous assignments, VHDL subprogram inlining.
- ; and VHDL clkOpt (converting FF's to builtins).
- ; 1 -- Turn off continuous assignment optimizations and clock suppression.
- ; 0 -- Turn off Verilog module inlining and VHDL arch inlining.
- ; HOWEVER, if fsm coverage is turned on, optimizations will be forced to
- ; level 3, with also turning off converting primitives to continuous assigns.
- ; CoverOpt = 3
- ; Specify the override for the default value of "cross_num_print_missing"
- ; option for the Cross in Covergroups. If not specified then LRM default
- ; value of 0 (zero) is used. This is a compile time option.
- ; SVCrossNumPrintMissingDefault = 0
- ; Setting following to 1 would cause creation of variables which
- ; would represent the value of Coverpoint expressions. This is used
- ; in conjunction with "SVCoverpointExprVariablePrefix" option
- ; in the modelsim.ini
- ; EnableSVCoverpointExprVariable = 0
- ; Specify the override for the prefix used in forming the variable names
- ; which represent the Coverpoint expressions. This is used in conjunction with
- ; "EnableSVCoverpointExprVariable" option of the modelsim.ini
- ; The default prefix is "expr".
- ; The variable name is
- ; variable name => <prefix>_<coverpoint name>
- ; SVCoverpointExprVariablePrefix = expr
- ; Override for the default value of the SystemVerilog covergroup,
- ; coverpoint, and cross option.goal (defined to be 100 in the LRM).
- ; NOTE: It does not override specific assignments in SystemVerilog
- ; source code. NOTE: The modelsim.ini variable "SVCovergroupGoal"
- ; in the [vsim] section can override this value.
- ; SVCovergroupGoalDefault = 100
- ; Override for the default value of the SystemVerilog covergroup,
- ; coverpoint, and cross type_option.goal (defined to be 100 in the LRM)
- ; NOTE: It does not override specific assignments in SystemVerilog
- ; source code. NOTE: The modelsim.ini variable "SVCovergroupTypeGoal"
- ; in the [vsim] section can override this value.
- ; SVCovergroupTypeGoalDefault = 100
- ; Specify the override for the default value of "strobe" option for the
- ; Covergroup Type. This is a compile time option which forces "strobe" to
- ; a user specified default value and supersedes SystemVerilog specified
- ; default value of '0'(zero). NOTE: This can be overriden by a runtime
- ; modelsim.ini variable "SVCovergroupStrobe" in the [vsim] section.
- ; SVCovergroupStrobeDefault = 0
- ; Specify the override for the default value of "per_instance" option for the
- ; Covergroup variables. This is a compile time option which forces "per_instance"
- ; to a user specified default value and supersedes SystemVerilog specified
- ; default value of '0'(zero).
- ; SVCovergroupPerInstanceDefault = 0
- ; Specify the override for the default value of "get_inst_coverage" option for the
- ; Covergroup variables. This is a compile time option which forces
- ; "get_inst_coverage" to a user specified default value and supersedes
- ; SystemVerilog specified default value of '0'(zero).
- ; SVCovergroupGetInstCoverageDefault = 0
- ;
- ; A space separated list of resource libraries that contain precompiled
- ; packages. The behavior is identical to using the "-L" switch.
- ;
- ; LibrarySearchPath = <path/lib> [<path/lib> ...]
- LibrarySearchPath = mtiAvm mtiRnm mtiOvm mtiUvm mtiUPF infact
- ; The behavior is identical to the "-mixedansiports" switch. Default is off.
- ; MixedAnsiPorts = 1
- ; Enable SystemVerilog 3.1a $typeof() function. Default is off.
- ; EnableTypeOf = 1
- ; Only allow lower case pragmas. Default is disabled.
- ; AcceptLowerCasePragmaOnly = 1
- ; Set the maximum depth permitted for a recursive include file nesting.
- ; IncludeRecursionDepthMax = 5
- ; Turn ON detection of FSMs having single bit current state variable.
- ; FsmSingle = 1
- ; Turn off reset state transitions in FSM.
- ; FsmResetTrans = 0
- ; Turn off detections of FSMs having x-assignment.
- ; FsmXAssign = 0
- ; Turn ON detection of FSM Implicit Transitions.
- ; FsmImplicitTrans = 1
- ; List of file suffixes which will be read as SystemVerilog. White space
- ; in extensions can be specified with a back-slash: "\ ". Back-slashes
- ; can be specified with two consecutive back-slashes: "\\";
- ; SvFileSuffixes = sv svp svh
- ; This setting is the same as the vlog -sv command line switch.
- ; Enables SystemVerilog features and keywords when true (1).
- ; When false (0), the rules of IEEE Std 1364-2001 are followed and
- ; SystemVerilog keywords are ignored.
- ; Svlog = 0
- ; Prints attribute placed upon SV packages during package import
- ; when true (1). The attribute will be ignored when this
- ; entry is false (0). The attribute name is "package_load_message".
- ; The value of this attribute is a string literal.
- ; Default is true (1).
- ; PrintSVPackageLoadingAttribute = 1
- ; Do not show immediate assertions with constant expressions in
- ; GUI/reports/UCDB etc. By default immediate assertions with constant
- ; expressions are shown in GUI/reports/UCDB etc. This does not affect
- ; evaluation of immediate assertions.
- ; ShowConstantImmediateAsserts = 0
- ; Controls if untyped parameters that are initialized with values greater
- ; than 2147483647 are mapped to generics of type INTEGER or ignored.
- ; If mapped to VHDL Integers, values greater than 2147483647
- ; are mapped to negative values.
- ; Default is to map these parameter to generic of type INTEGER
- ; ForceUnsignedToVHDLInteger = 1
- ; Enable AMS wreal (wired real) extensions. Default is 0.
- ; WrealType = 1
- ; Controls SystemVerilog Language Extensions. These options enable
- ; some non-LRM compliant behavior.
- ; SvExtensions = [+|-]<extension>[,[+|-]<extension>*]
- ; Generate symbols debugging database in only some special cases to save on
- ; the number of files in the library. For other design-units, this database is
- ; generated on-demand in vsim.
- ; Default is to to generate debugging database for all design-units.
- ; SmartDbgSym = 1
- ; Controls how $unit library entries are named. Valid options are:
- ; "file" (generate name based on the first file on the command line)
- ; "du" (generate name based on first design unit following an item
- ; found in $unit scope)
- ; CUAutoName = file
- ; Enable or disable automatic creation of missing libraries.
- ; Default is 1 (enabled)
- ; CreateLib = 1
- [sccom]
- ; Enable use of SCV include files and library. Default is off.
- ; UseScv = 1
- ; Add C++ compiler options to the sccom command line by using this variable.
- ; CppOptions = -g
- ; Use custom C++ compiler located at this path rather than the default path.
- ; The path should point directly at a compiler executable.
- ; CppPath = /usr/bin/g++
- ; Specify the compiler version from the list of support GNU compilers.
- ; examples 4.3.3, 4.5.0
- ; CppInstall = 4.5.0
- ; Enable verbose messages from sccom. Default is off.
- ; SccomVerbose = 1
- ; sccom logfile. Default is no logfile.
- ; SccomLogfile = sccom.log
- ; Enable use of SC_MS include files and library. Default is off.
- ; UseScMs = 1
- ; Use SystemC-2.2 instead of the default SystemC-2.3. Default is off.
- ; Sc22Mode = 1
- ; Enable compiler statistics. Specify one or more arguments:
- ; [all,none,time,cmd,msg,perf,verbose,list,kb]
- ; Add '-' to disable specific statistics. Default is [time,cmd,msg].
- ; Stats = time,cmd,msg
- ; Enable or disable automatic creation of missing libraries.
- ; Default is 1 (enabled)
- ; CreateLib = 1
- [vopt]
- ; Turn on code coverage in vopt. Default is off.
- ; Coverage = sbceft
- ; Control compiler optimizations that are allowed when
- ; code coverage is on. Refer to the comment for this in the [vlog] area.
- ; CoverOpt = 3
- ; Controls set of CoverConstructs that are being considered for Coverage
- ; Collection. (Default is covermode 2).
- ; Covermode = 2
- ; Controls set of HDL cover constructs that would be considered(or not considered)
- ; for Coverage Collection. (Default corresponds to covermode 2).
- ; Valid options are: "ca", "citf", "cifl", "tcint", "fsmqs".
- ; Coverconstruct = ca,citf,li
- ; Increase or decrease the maximum number of rows allowed in a UDP table
- ; implementing a VHDL condition coverage or expression coverage expression.
- ; More rows leads to a longer compile time, but more expressions covered.
- ; CoverMaxUDPRows = 192
- ; Increase or decrease the maximum number of input patterns that are present
- ; in FEC table. This leads to a longer compile time with more expressions
- ; covered with FEC metric.
- ; CoverMaxFECRows = 192
- ; Increase or decrease the limit on the size of expressions and conditions
- ; considered for expression and condition coverages. Higher FecUdpEffort leads
- ; to higher compile, optimize and simulation time, but more expressions and
- ; conditions are considered for coverage in the design. FecUdpEffort can
- ; be set to a number ranging from 1 (low) to 3 (high), defined as:
- ; 1 - (low) Only small expressions and conditions considered for coverage.
- ; 2 - (medium) Bigger expressions and conditions considered for coverage.
- ; 3 - (high) Very large expressions and conditions considered for coverage.
- ; The default setting is 1 (low).
- ; FecUdpEffort = 1
- ; Enable code coverage reporting of code that has been optimized away.
- ; The default is not to report.
- ; CoverReportCancelled = 1
- ; Enable deglitching of code coverage in combinatorial, non-clocked, processes.
- ; Default is no deglitching.
- ; CoverDeglitchOn = 1
- ; Enable compiler statistics. Specify one or more arguments:
- ; [all,none,time,cmd,msg,perf,verbose,list,kb]
- ; Add '-' to disable specific statistics. Default is [time,cmd,msg].
- ; Stats = time,cmd,msg
- ; Control the code coverage deglitching period. A period of 0, eliminates delta
- ; cycle glitches. The value of CoverDeglitchPeriod needs to be either be 0 or a
- ; time string that includes time units. Examples: 0 or 10.0ps or "10.0 ps".
- ; CoverDeglitchPeriod = 0
- ; Do not show immediate assertions with constant expressions in
- ; GUI/reports/UCDB etc. By default immediate assertions with constant
- ; expressions are shown in GUI/reports/UCDB etc. This does not affect
- ; evaluation of immediate assertions.
- ; ShowConstantImmediateAsserts = 0
- ; Set the maximum number of iterations permitted for a generate loop.
- ; Restricting this permits the implementation to recognize infinite
- ; generate loops.
- ; GenerateLoopIterationMax = 100000
- ; Set the maximum depth permitted for a recursive generate instantiation.
- ; Restricting this permits the implementation to recognize infinite
- ; recursions.
- ; GenerateRecursionDepthMax = 200
- ; Set the number of processes created during the code generation phase.
- ; By default a heuristic is used to set this value. This may be set to 0
- ; to disable this feature completely.
- ; ParallelJobs = 0
- ; Controls SystemVerilog Language Extensions. These options enable
- ; some non-LRM compliant behavior.
- ; SvExtensions = [+|-]<extension>[,[+|-]<extension>*]
- ; Load the specified shared objects with the RTLD_GLOBAL flag.
- ; This gives global visibility to all symbols in the shared objects,
- ; meaning that subsequently loaded shared objects can bind to symbols
- ; in the global shared objects. The list of shared objects should
- ; be whitespace delimited. This option is not supported on the
- ; Windows or AIX platforms.
- ; GlobalSharedObjectList = example1.so example2.so example3.so
- ; Disable SystemVerilog elaboration system task messages
- ; IgnoreSVAInfo = 1
- ; IgnoreSVAWarning = 1
- ; IgnoreSVAError = 1
- ; IgnoreSVAFatal = 1
- ; Enable or disable automatic creation of missing libraries.
- ; Default is 1 (enabled)
- ; CreateLib = 1
- [vsim]
- ; vopt flow
- ; Set to turn on automatic optimization of a design.
- ; Default is on
- VoptFlow = 1
- ; Simulator resolution
- ; Set to fs, ps, ns, us, ms, or sec with optional prefix of 1, 10, or 100.
- Resolution = fs
- ; Disable certain code coverage exclusions automatically.
- ; Assertions and FSM are exluded from the code coverage by default
- ; Set AutoExclusionsDisable = fsm to enable code coverage for fsm
- ; Set AutoExclusionsDisable = assertions to enable code coverage for assertions
- ; Set AutoExclusionsDisable = all to enable code coverage for all the automatic exclusions
- ; Or specify comma or space separated list
- ;AutoExclusionsDisable = fsm,assertions
- ; User time unit for run commands
- ; Set to default, fs, ps, ns, us, ms, or sec. The default is to use the
- ; unit specified for Resolution. For example, if Resolution is 100ps,
- ; then UserTimeUnit defaults to ps.
- ; Should generally be set to default.
- UserTimeUnit = default
- ; Default run length
- RunLength = 100
- ; Maximum iterations that can be run without advancing simulation time
- IterationLimit = 10000000
- ; Specify libraries to be searched for precompiled modules
- ; LibrarySearchPath = <path/lib> [<path/lib> ...]
- ; Set XPROP assertion fail limit. Default is 5.
- ; Any positive integer, -1 for infinity.
- ; XpropAssertionLimit = 5
- ; Control PSL and Verilog Assume directives during simulation
- ; Set SimulateAssumeDirectives = 0 to disable assume being simulated as asserts
- ; Set SimulateAssumeDirectives = 1 to enable assume simulation as asserts
- ; SimulateAssumeDirectives = 1
- ; Control the simulation of PSL and SVA
- ; These switches can be overridden by the vsim command line switches:
- ; -psl, -nopsl, -sva, -nosva.
- ; Set SimulatePSL = 0 to disable PSL simulation
- ; Set SimulatePSL = 1 to enable PSL simulation (default)
- ; SimulatePSL = 1
- ; Set SimulateSVA = 0 to disable SVA simulation
- ; Set SimulateSVA = 1 to enable concurrent SVA simulation (default)
- ; SimulateSVA = 1
- ; Control SVA and VHDL immediate assertion directives during simulation
- ; Set SimulateImmedAsserts = 0 to disable simulation of immediate asserts
- ; Set SimulateImmedAsserts = 1 to enable simulation of immediate asserts
- ; SimulateImmedAsserts = 1
- ; License feature mappings for Verilog and VHDL
- ; qhsimvh Single language VHDL license
- ; qhsimvl Single language Verilog license
- ; msimhdlsim Language neutral license for either Verilog or VHDL
- ; msimhdlmix Second language only, language neutral license for either
- ; Verilog or VHDL
- ;
- ; Directives to license manager can be set either as single value or as
- ; space separated multi-values:
- ; vhdl Immediately checkout and hold a VHDL license (i.e., one of
- ; qhsimvh, msimhdlsim, or msimhdlmix)
- ; vlog Immediately checkout and hold a Verilog license (i.e., one of
- ; qhsimvl, msimhdlsim, or msimhdlmix)
- ; plus Immediately checkout and hold a VHDL license and a Verilog license
- ; noqueue Do not wait in the license queue when a license is not available
- ; viewsim Try for viewer license but accept simulator license(s) instead
- ; of queuing for viewer license (PE ONLY)
- ; noviewer Disable checkout of msimviewer license feature (PE ONLY)
- ; noslvhdl Disable checkout of qhsimvh license feature
- ; noslvlog Disable checkout of qhsimvl license feature
- ; nomix Disable checkout of msimhdlmix license feature
- ; nolnl Disable checkout of msimhdlsim license feature
- ; mixedonly Disable checkout of qhsimvh and qhsimvl license features
- ; lnlonly Disable checkout of qhsimvh,qhsimvl, and msimhdlmix license features
- ;
- ; Examples (remove ";" comment character to activate licensing directives):
- ; Single directive:
- ; License = plus
- ; Multi-directive (Note: space delimited directives):
- ; License = noqueue plus
- ; Severity level of a VHDL assertion message or of a SystemVerilog severity system task
- ; which will cause a running simulation to stop.
- ; VHDL assertions and SystemVerilog severity system task that occur with the
- ; given severity or higher will cause a running simulation to stop.
- ; This value is ignored during elaboration.
- ; 0 = Note 1 = Warning 2 = Error 3 = Failure 4 = Fatal
- BreakOnAssertion = 3
- ; Severity level of a tool message which will cause a running simulation to
- ; stop. This value is ignored during elaboration. Default is to not break.
- ; 0 = Note 1 = Warning 2 = Error 3 = Fatal
- ;BreakOnMessage = 2
- ; The class debug feature enables more visibility and tracking of class instances
- ; during simulation. By default this feature is disabled (0). To enable this
- ; feature set ClassDebug to 1.
- ; ClassDebug = 1
- ; Message Format conversion specifications:
- ; %S - Severity Level of message/assertion
- ; %R - Text of message
- ; %T - Time of message
- ; %D - Delta value (iteration number) of Time
- ; %K - Kind of path: Instance/Region/Signal/Process/Foreign Process/Unknown/Protected
- ; %i - Instance/Region/Signal pathname with Process name (if available)
- ; %I - shorthand for one of these:
- ; " %K: %i"
- ; " %K: %i File: %F" (when path is not Process or Signal)
- ; except that the %i in this case does not report the Process name
- ; %O - Process name
- ; %P - Instance/Region path without leaf process
- ; %F - File name
- ; %L - Line number; if assertion message, then line number of assertion or, if
- ; assertion is in a subprogram, line from which the call is made
- ; %u - Design unit name in form library.primary
- ; %U - Design unit name in form library.primary(secondary)
- ; %% - The '%' character itself
- ;
- ; If specific format for Severity Level is defined, use that format.
- ; Else, for a message that occurs during elaboration:
- ; -- Failure/Fatal message in VHDL region that is not a Process, and in
- ; certain non-VHDL regions, uses MessageFormatBreakLine;
- ; -- Failure/Fatal message otherwise uses MessageFormatBreak;
- ; -- Note/Warning/Error message uses MessageFormat.
- ; Else, for a message that occurs during runtime and triggers a breakpoint because
- ; of the BreakOnAssertion setting:
- ; -- if in a VHDL region that is not a Process, uses MessageFormatBreakLine;
- ; -- otherwise uses MessageFormatBreak.
- ; Else (a runtime message that does not trigger a breakpoint) uses MessageFormat.
- ;
- ; MessageFormatNote = "** %S: %R\n Time: %T Iteration: %D%I\n"
- ; MessageFormatWarning = "** %S: %R\n Time: %T Iteration: %D%I\n"
- ; MessageFormatError = "** %S: %R\n Time: %T Iteration: %D %K: %i File: %F\n"
- ; MessageFormatFail = "** %S: %R\n Time: %T Iteration: %D %K: %i File: %F\n"
- ; MessageFormatFatal = "** %S: %R\n Time: %T Iteration: %D %K: %i File: %F\n"
- ; MessageFormatBreakLine = "** %S: %R\n Time: %T Iteration: %D %K: %i File: %F Line: %L\n"
- ; MessageFormatBreak = "** %S: %R\n Time: %T Iteration: %D %K: %i File: %F\n"
- ; MessageFormat = "** %S: %R\n Time: %T Iteration: %D%I\n"
- ; Error File - alternate file for storing error messages
- ; ErrorFile = error.log
- ; Simulation Breakpoint messages
- ; This flag controls the display of function names when reporting the location
- ; where the simulator stops because of a breakpoint or fatal error.
- ; Example with function name: # Break in Process ctr at counter.vhd line 44
- ; Example without function name: # Break at counter.vhd line 44
- ; Default value is 1.
- ShowFunctions = 1
- ; Default radix for all windows and commands.
- ; Radix may be one of: symbolic, ascii, binary, octal, decimal, hex, unsigned
- ; Flags may be one of: enumnumeric, showbase
- DefaultRadix = hexadecimal
- DefaultRadixFlags = showbase
- ; Set to 1 for make the signal_force VHDL and Verilog functions use the
- ; default radix when processing the force value. Prior to 10.2 signal_force
- ; used the default radix, now it always uses symbolic unless value explicitly indicates base
- ;SignalForceFunctionUseDefaultRadix = 0
- ; VSIM Startup command
- ; Startup = do startup.do
- ; VSIM Shutdown file
- ; Filename to save u/i formats and configurations.
- ; ShutdownFile = restart.do
- ; To explicitly disable auto save:
- ; ShutdownFile = --disable-auto-save
- ; Run simulator in batch mode as if -batch were specified on the command line if none of -c, -gui, or -i specified.
- ; Simulator runs in interactive mode as if -i were specified if this option is 0. Default is 0.
- ; BatchMode = 1
- ; File for saving command transcript when -batch option used
- ; This option is ignored when -c, -gui, or -i options are used or if BatchMode above is zero
- ; default is unset so command transcript only goes to stdout for better performance
- ; BatchTranscriptFile = transcript
- ; File for saving command transcript, this option is ignored when -batch option is used
- TranscriptFile = transcript
- ; Transcript file long line wrapping mode(s)
- ; mode == 0 :: no wrapping, line recorded as is
- ; mode == 1 :: wrap at first whitespace after WSColumn
- ; or at Column.
- ; mode == 2 :: wrap as above, but add continuation
- ; character ('\') at end of each wrapped line
- ;
- ; WrapMode = 0
- ; WrapColumn = 30000
- ; WrapWSColumn = 27000
- ; File for saving command history
- ; CommandHistory = cmdhist.log
- ; Specify whether paths in simulator commands should be described
- ; in VHDL or Verilog format.
- ; For VHDL, PathSeparator = /
- ; For Verilog, PathSeparator = .
- ; Must not be the same character as DatasetSeparator.
- PathSeparator = /
- ; Specify the dataset separator for fully rooted contexts.
- ; The default is ':'. For example: sim:/top
- ; Must not be the same character as PathSeparator.
- DatasetSeparator = :
- ; Specify a unique path separator for the Signal Spy set of functions.
- ; The default will be to use the PathSeparator variable.
- ; Must not be the same character as DatasetSeparator.
- ; SignalSpyPathSeparator = /
- ; Used to control parsing of HDL identifiers input to the tool.
- ; This includes CLI commands, vsim/vopt/vlog/vcom options,
- ; string arguments to FLI/VPI/DPI calls, etc.
- ; If set to 1, accept either Verilog escaped Id syntax or
- ; VHDL extended id syntax, regardless of source language.
- ; If set to 0, the syntax of the source language must be used.
- ; Each identifier in a hierarchical name may need different syntax,
- ; e.g. "/top/\vhdl*ext*id\/middle/\vlog*ext*id /bottom" or
- ; "top.\vhdl*ext*id\.middle.\vlog*ext*id .bottom"
- ; GenerousIdentifierParsing = 1
- ; Disable VHDL assertion messages
- ; IgnoreNote = 1
- ; IgnoreWarning = 1
- ; IgnoreError = 1
- ; IgnoreFailure = 1
- ; Disable SystemVerilog assertion messages
- ; IgnoreSVAInfo = 1
- ; IgnoreSVAWarning = 1
- ; IgnoreSVAError = 1
- ; IgnoreSVAFatal = 1
- ; Do not print any additional information from Severity System tasks.
- ; Only the message provided by the user is printed along with severity
- ; information.
- ; SVAPrintOnlyUserMessage = 1;
- ; Default force kind. May be freeze, drive, deposit, or default
- ; or in other terms, fixed, wired, or charged.
- ; A value of "default" will use the signal kind to determine the
- ; force kind, drive for resolved signals, freeze for unresolved signals
- ; DefaultForceKind = freeze
- ; Control the iteration of events when a VHDL signal is forced to a value
- ; This flag can be set to honour the signal update event in next iteration,
- ; the default is to update and propagate in the same iteration.
- ; ForceSigNextIter = 1
- ; Enable simulation statistics. Specify one or more arguments:
- ; [all,none,time,cmd,msg,perf,verbose,list,kb,eor]
- ; Add '-' to disable specific statistics. Default is [time,cmd,msg].
- ; Stats = time,cmd,msg
- ; If zero, open files when elaborated; otherwise, open files on
- ; first read or write. Default is 0.
- ; DelayFileOpen = 1
- ; Control VHDL files opened for write.
- ; 0 = Buffered, 1 = Unbuffered
- UnbufferedOutput = 0
- ; Control the number of VHDL files open concurrently.
- ; This number should always be less than the current ulimit
- ; setting for max file descriptors.
- ; 0 = unlimited
- ConcurrentFileLimit = 40
- ; If nonzero, close files as soon as there is either an explicit call to
- ; file_close, or when the file variable's scope is closed. When zero, a
- ; file opened in append mode is not closed in case it is immediately
- ; reopened in append mode; otherwise, the file will be closed at the
- ; point it is reopened.
- ; AppendClose = 1
- ; Control the number of hierarchical regions displayed as
- ; part of a signal name shown in the Wave window.
- ; A value of zero tells VSIM to display the full name.
- ; The default is 0.
- ; WaveSignalNameWidth = 0
- ; Turn off warnings when changing VHDL constants and generics
- ; Default is 1 to generate warning messages
- ; WarnConstantChange = 0
- ; Turn off warnings from accelerated versions of the std_logic_arith,
- ; std_logic_unsigned, and std_logic_signed packages.
- ; StdArithNoWarnings = 1
- ; Turn off warnings from accelerated versions of the IEEE numeric_std
- ; and numeric_bit packages.
- ; NumericStdNoWarnings = 1
- ; Use old-style (pre-6.6) VHDL FOR GENERATE statement iteration names
- ; in the design hierarchy.
- ; This style is controlled by the value of the GenerateFormat
- ; value described next. Default is to use new-style names, which
- ; comprise the generate statement label, '(', the value of the generate
- ; parameter, and a closing ')'.
- ; Set this to 1 to use old-style names.
- ; OldVhdlForGenNames = 1
- ; Control the format of the old-style VHDL FOR generate statement region
- ; name for each iteration. Do not quote the value.
- ; The format string here must contain the conversion codes %s and %d,
- ; in that order, and no other conversion codes. The %s represents
- ; the generate statement label; the %d represents the generate parameter value
- ; at a particular iteration (this is the position number if the generate parameter
- ; is of an enumeration type). Embedded whitespace is allowed (but discouraged);
- ; leading and trailing whitespace is ignored.
- ; Application of the format must result in a unique region name over all
- ; loop iterations for a particular immediately enclosing scope so that name
- ; lookup can function properly. The default is %s__%d.
- ; GenerateFormat = %s__%d
- ; Enable more efficient logging of VHDL Variables.
- ; Logging VHDL variables without this enabled, while possible, is very
- ; inefficient. Enabling this will provide a more efficient logging methodology
- ; at the expense of more memory usage. By default this feature is disabled (0).
- ; To enabled this feature, set this variable to 1.
- ; VhdlVariableLogging = 1
- ; Enable logging of VHDL access type variables and their designated objects.
- ; This setting will allow both variables of an access type ("access variables")
- ; and their designated objects ("access objects") to be logged. Logging a
- ; variable of an access type will automatically also cause the designated
- ; object(s) of that variable to be logged as the simulation progresses.
- ; Further, enabling this allows access objects to be logged by name. By default
- ; this feature is disabled (0). To enable this feature, set this variable to 1.
- ; Enabling this will automatically enable the VhdlVariableLogging feature also.
- ; AccessObjDebug = 1
- ; Make each VHDL package in a PDU has its own separate copy of the package instead
- ; of sharing the package between PDUs. The default is to share packages.
- ; To ensure that each PDU has its own set of packages, set this variable to 1.
- ; VhdlSeparatePduPackage = 1
- ; Specify whether checkpoint files should be compressed.
- ; The default is 1 (compressed).
- ; CheckpointCompressMode = 0
- ; Specify gcc compiler used in the compilation of automatically generated DPI exportwrapper.
- ; Use custom gcc compiler located at this path rather than the default path.
- ; The path should point directly at a compiler executable.
- ; DpiCppPath = <your-gcc-installation>/bin/gcc
- ; Specify whether to enable SystemVerilog DPI "out-of-the-blue" calls.
- ; The term "out-of-the-blue" refers to SystemVerilog export function calls
- ; made from C functions that don't have the proper context setup
- ; (as is the case when running under "DPI-C" import functions).
- ; When this is enabled, one can call a DPI export function
- ; (but not task) from any C code.
- ; the setting of this variable can be one of the following values:
- ; 0 : dpioutoftheblue call is disabled (default)
- ; 1 : dpioutoftheblue call is enabled, but export call debug support is not available.
- ; 2 : dpioutoftheblue call is enabled, and limited export call debug support is available.
- ; DpiOutOfTheBlue = 1
- ; Specify whether continuous assignments are run before other normal priority
- ; processes scheduled in the same iteration. This event ordering minimizes race
- ; differences between optimized and non-optimized designs, and is the default
- ; behavior beginning with the 6.5 release. For pre-6.5 event ordering, set
- ; ImmediateContinuousAssign to 0.
- ; The default is 1 (enabled).
- ; ImmediateContinuousAssign = 0
- ; List of dynamically loaded objects for Verilog PLI applications
- ; Veriuser = veriuser.sl
- ; Which default VPI object model should the tool conform to?
- ; The 1364 modes are Verilog-only, for backwards compatibility with older
- ; libraries, and SystemVerilog objects are not available in these modes.
- ;
- ; In the absence of a user-specified default, the tool default is the
- ; latest available LRM behavior.
- ; Options for PliCompatDefault are:
- ; VPI_COMPATIBILITY_VERSION_1364v1995
- ; VPI_COMPATIBILITY_VERSION_1364v2001
- ; VPI_COMPATIBILITY_VERSION_1364v2005
- ; VPI_COMPATIBILITY_VERSION_1800v2005
- ; VPI_COMPATIBILITY_VERSION_1800v2008
- ;
- ; Synonyms for each string are also recognized:
- ; VPI_COMPATIBILITY_VERSION_1364v1995 (1995, 95, 1364v1995, 1364V1995, VL1995)
- ; VPI_COMPATIBILITY_VERSION_1364v2001 (2001, 01, 1364v2001, 1364V2001, VL2001)
- ; VPI_COMPATIBILITY_VERSION_1364v2005 (1364v2005, 1364V2005, VL2005)
- ; VPI_COMPATIBILITY_VERSION_1800v2005 (2005, 05, 1800v2005, 1800V2005, SV2005)
- ; VPI_COMPATIBILITY_VERSION_1800v2008 (2008, 08, 1800v2008, 1800V2008, SV2008)
- ; PliCompatDefault = VPI_COMPATIBILITY_VERSION_1800v2005
- ; Specify whether the Verilog system task $fopen or vpi_mcd_open()
- ; will create directories that do not exist when opening the file
- ; in "a" or "w" mode.
- ; The default is 0 (do not create non-existent directories)
- ; CreateDirForFileAccess = 1
- ; Specify default options for the restart command. Options can be one
- ; or more of: -force -nobreakpoint -nolist -nolog -nowave -noassertions
- ; DefaultRestartOptions = -force
- ; Specify default UVM-aware debug options if the vsim -uvmcontrol switch is not used.
- ; Valid options include: all, none, verbose, disable, struct, reseed, msglog, trlog, certe.
- ; Options can be enabled by just adding the name, or disabled by prefixing the option with a "-".
- ; The list of options must be delimited by commas, without spaces or tabs.
- ;
- ; Some examples
- ; To turn on all available UVM-aware debug features:
- ; UVMControl = all
- ; To turn on the struct window, mesage logging, and transaction logging:
- ; UVMControl = struct,msglog,trlog
- ; To turn on all options except certe:
- ; UVMControl = all,-certe
- ; To completely disable all UVM-aware debug functionality:
- ; UVMControl = disable
- ; Specify the WildcardFilter setting.
- ; A space separated list of object types to be excluded when performing
- ; wildcard matches with log, wave, etc commands. The default value for this variable is:
- ; "Variable Constant Generic Parameter SpecParam Memory Assertion Cover Endpoint ScVariable CellInternal ImmediateAssert VHDLFile"
- ; See "Using the WildcardFilter Preference Variable" in the documentation for
- ; details on how to use this variable and for descriptions of the filter types.
- WildcardFilter = Variable Constant Generic Parameter SpecParam Memory Assertion Cover Endpoint ScVariable CellInternal ImmediateAssert VHDLFile
- ; Specify the WildcardSizeThreshold setting.
- ; This integer setting specifies the size at which objects will be excluded when
- ; performing wildcard matches with log, wave, etc commands. Objects of size equal
- ; to or greater than the WildcardSizeThreshold will be filtered out from the wildcard
- ; matches. The size is a simple calculation of number of bits or items in the object.
- ; The default value is 8k (8192). Setting this value to 0 will disable the checking
- ; of object size against this threshold and allow all objects of any size to be logged.
- WildcardSizeThreshold = 8192
- ; Specify whether warning messages are output when objects are filtered out due to the
- ; WildcardSizeThreshold. The default is 0 (no messages generated).
- WildcardSizeThresholdVerbose = 0
- ; Turn on (1) or off (0) WLF file compression.
- ; The default is 1 (compress WLF file).
- ; WLFCompress = 0
- ; Specify whether to save all design hierarchy (1) in the WLF file
- ; or only regions containing logged signals (0).
- ; The default is 0 (save only regions with logged signals).
- ; WLFSaveAllRegions = 1
- ; WLF file time limit. Limit WLF file by time, as closely as possible,
- ; to the specified amount of simulation time. When the limit is exceeded
- ; the earliest times get truncated from the file.
- ; If both time and size limits are specified the most restrictive is used.
- ; UserTimeUnits are used if time units are not specified.
- ; The default is 0 (no limit). Example: WLFTimeLimit = {100 ms}
- ; WLFTimeLimit = 0
- ; WLF file size limit. Limit WLF file size, as closely as possible,
- ; to the specified number of megabytes. If both time and size limits
- ; are specified then the most restrictive is used.
- ; The default is 0 (no limit).
- ; WLFSizeLimit = 1000
- ; Specify whether or not a WLF file should be deleted when the
- ; simulation ends. A value of 1 will cause the WLF file to be deleted.
- ; The default is 0 (do not delete WLF file when simulation ends).
- ; WLFDeleteOnQuit = 1
- ; Specify whether or not a WLF file should be optimized during
- ; simulation. If set to 0, the WLF file will not be optimized.
- ; The default is 1, optimize the WLF file.
- ; WLFOptimize = 0
- ; Specify the name of the WLF file.
- ; The default is vsim.wlf
- ; WLFFilename = vsim.wlf
- ; Specify whether to lock the WLF file.
- ; Locking the file prevents other invocations of ModelSim/Questa tools from
- ; inadvertently overwriting the WLF file.
- ; The default is 1, lock the WLF file.
- ; WLFFileLock = 0
- ; Specify the update interval for the WLF file in live simulation.
- ; The interval is given in seconds.
- ; The value is the smallest interval between WLF file updates. The WLF file
- ; will be flushed (updated) after (at least) the interval has elapsed, ensuring
- ; that the data is correct when viewed from a separate viewer.
- ; A value of 0 means that no updating will occur.
- ; The default value is 10 seconds.
- ; WLFUpdateInterval = 10
- ; Specify the WLF cache size limit for WLF files.
- ; The value is given in megabytes. A value of 0 turns off the cache.
- ; On non-Windows platforms the default WLFCacheSize setting is 2000 (megabytes).
- ; On Windows, the default value is 1000 (megabytes) to help to avoid filling
- ; process memory.
- ; WLFSimCacheSize allows a different cache size to be set for a live simulation
- ; WLF file, independent of post-simulation WLF file viewing. If WLFSimCacheSize
- ; is not set, it defaults to the WLFCacheSize value.
- ; WLFCacheSize = 2000
- ; WLFSimCacheSize = 500
- ; Specify the WLF file event collapse mode.
- ; 0 = Preserve all events and event order. (same as -wlfnocollapse)
- ; 1 = Only record values of logged objects at the end of a simulator iteration.
- ; (same as -wlfcollapsedelta)
- ; 2 = Only record values of logged objects at the end of a simulator time step.
- ; (same as -wlfcollapsetime)
- ; The default is 1.
- ; WLFCollapseMode = 0
- ; Specify whether WLF file logging can use threads on multi-processor machines.
- ; If 0, no threads will be used; if 1, threads will be used if the system has
- ; more than one processor.
- ; WLFUseThreads = 1
- ; Specify the size of objects that will trigger "large object" messages
- ; at log/wave/list time. The size calculation of the object is the same as that
- ; used by the WildcardSizeThreshold. The default LargeObjectSize size is 500,000.
- ; Setting LargeObjectSize to 0 will disable these messages.
- ; LargeObjectSize = 500000
- ; Specify the depth of stack frames returned by $stacktrace([level]).
- ; This depth will be picked up when the optional 'level' argument
- ; is not specified or its value is not a positive integer.
- ; StackTraceDepth = 100
- ; Turn on/off undebuggable SystemC type warnings. Default is on.
- ; ShowUndebuggableScTypeWarning = 0
- ; Turn on/off unassociated SystemC name warnings. Default is off.
- ; ShowUnassociatedScNameWarning = 1
- ; Turn on/off SystemC IEEE 1666 deprecation warnings. Default is off.
- ; ScShowIeeeDeprecationWarnings = 1
- ; Turn on/off the check for multiple drivers on a SystemC sc_signal. Default is off.
- ; ScEnableScSignalWriteCheck = 1
- ; Set SystemC default time unit.
- ; Set to fs, ps, ns, us, ms, or sec with optional
- ; prefix of 1, 10, or 100. The default is 1 ns.
- ; The ScTimeUnit value is honored if it is coarser than Resolution.
- ; If ScTimeUnit is finer than Resolution, it is set to the value
- ; of Resolution. For example, if Resolution is 100ps and ScTimeUnit is ns,
- ; then the default time unit will be 1 ns. However if Resolution
- ; is 10 ns and ScTimeUnit is ns, then the default time unit will be 10 ns.
- ScTimeUnit = ns
- ; Set SystemC sc_main stack size. The stack size is set as an integer
- ; number followed by the unit which can be Kb(Kilo-byte), Mb(Mega-byte) or
- ; Gb(Giga-byte). Default is 10 Mb. The stack size for sc_main depends
- ; on the amount of data on the sc_main() stack and the memory required
- ; to succesfully execute the longest function call chain of sc_main().
- ScMainStackSize = 10 Mb
- ; Set SystemC thread stack size. The stack size is set as an integer
- ; number followed by the unit which can be Kb(Kilo-byte), Mb(Mega-byte) or
- ; Gb(Giga-byte). The stack size for sc_thread depends
- ; on the amount of data on the sc_thread stack and the memory required
- ; to succesfully execute the thread.
- ; ScStackSize = 1 Mb
- ; Turn on/off execution of remainder of sc_main upon quitting the current
- ; simulation session. If the cumulative length of sc_main() in terms of
- ; simulation time units is less than the length of the current simulation
- ; run upon quit or restart, sc_main() will be in the middle of execution.
- ; This switch gives the option to execute the remainder of sc_main upon
- ; quitting simulation. The drawback of not running sc_main till the end
- ; is memory leaks for objects created by sc_main. If on, the remainder of
- ; sc_main will be executed ignoring all delays. This may cause the simulator
- ; to crash if the code in sc_main is dependent on some simulation state.
- ; Default is on.
- ScMainFinishOnQuit = 1
- ; Enable calling of the DPI export taks/functions from the
- ; SystemC start_of_simulation() callback.
- ; The default is off.
- ; EnableDpiSosCb = 1
- ; Set the SCV relationship name that will be used to identify phase
- ; relations. If the name given to a transactor relation matches this
- ; name, the transactions involved will be treated as phase transactions
- ScvPhaseRelationName = mti_phase
- ; Customize the vsim kernel shutdown behavior at the end of the simulation.
- ; Some common causes of the end of simulation are $finish (implicit or explicit),
- ; sc_stop(), tf_dofinish(), and assertion failures.
- ; This should be set to "ask", "exit", or "stop". The default is "ask".
- ; "ask" -- In batch mode, the vsim kernel will abruptly exit.
- ; In GUI mode, a dialog box will pop up and ask for user confirmation
- ; whether or not to quit the simulation.
- ; "stop" -- Cause the simulation to stay loaded in memory. This can make some
- ; post-simulation tasks easier.
- ; "exit" -- The simulation will abruptly exit without asking for any confirmation.
- ; "final" -- Run SystemVerilog final blocks then behave as "stop".
- ; Note: This variable can be overridden with the vsim "-onfinish" command line switch.
- OnFinish = ask
- ; Print pending deferred assertion messages.
- ; Deferred assertion messages may be scheduled after the $finish in the same
- ; time step. Deferred assertions scheduled to print after the $finish are
- ; printed before exiting with severity level NOTE since it's not known whether
- ; the assertion is still valid due to being printed in the active region
- ; instead of the reactive region where they are normally printed.
- ; OnFinishPendingAssert = 1;
- ; Print "simstats" result. Default is 0.
- ; 0 == do not print simstats
- ; 1 == print at end of simulation
- ; 2 == print at end of each run command and end of simulation
- ; PrintSimStats = 1
- ; Assertion File - alternate file for storing VHDL/PSL/Verilog assertion messages
- ; AssertFile = assert.log
- ; Enable assertion counts. Default is off.
- ; AssertionCover = 1
- ; Run simulator in assertion debug mode. Default is off.
- ; AssertionDebug = 1
- ; Turn on/off PSL/SVA/VHDL assertion enable. Default is on.
- ; AssertionEnable = 0
- ; Set PSL/SVA/VHDL concurrent assertion fail limit. Default is -1.
- ; Any positive integer, -1 for infinity.
- ; AssertionLimit = 1
- ; Turn on/off concurrent assertion pass log. Default is off.
- ; Assertion pass logging is only enabled when assertion is browseable
- ; and assertion debug is enabled.
- ; AssertionPassLog = 1
- ; Turn on/off PSL concurrent assertion fail log. Default is on.
- ; The flag does not affect SVA
- ; AssertionFailLog = 0
- ; Turn on/off SVA concurrent assertion local var printing in -assertdebug mode. Default is on.
- ; AssertionFailLocalVarLog = 0
- ; Set action type for PSL/SVA concurrent assertion fail action. Default is continue.
- ; 0 = Continue 1 = Break 2 = Exit
- ; AssertionFailAction = 1
- ; Enable the active thread monitor in the waveform display when assertion debug is enabled.
- ; AssertionActiveThreadMonitor = 1
- ; Control how many waveform rows will be used for displaying the active threads. Default is 5.
- ; AssertionActiveThreadMonitorLimit = 5
- ; Assertion thread limit after which assertion would be killed/switched off.
- ; The default is -1 (unlimited). If the number of threads for an assertion go
- ; beyond this limit, the assertion would be either switched off or killed. This
- ; limit applies to only assert directives.
- ;AssertionThreadLimit = -1
- ; Action to be taken once the assertion thread limit is reached. Default
- ; is kill. It can have a value of off or kill. In case of kill, all the existing
- ; threads are terminated and no new attempts are started. In case of off, the
- ; existing attempts keep on evaluating but no new attempts are started. This
- ; variable applies to only assert directives.
- ;AssertionThreadLimitAction = kill
- ; Cover thread limit after which cover would be killed/switched off.
- ; The default is -1 (unlimited). If the number of threads for a cover go
- ; beyond this limit, the cover would be either switched off or killed. This
- ; limit applies to only cover directives.
- ;CoverThreadLimit = -1
- ; Action to be taken once the cover thread limit is reached. Default
- ; is kill. It can have a value of off or kill. In case of kill, all the existing
- ; threads are terminated and no new attempts are started. In case of off, the
- ; existing attempts keep on evaluating but no new attempts are started. This
- ; variable applies to only cover directives.
- ;CoverThreadLimitAction = kill
- ; By default immediate assertions do not participate in Assertion Coverage calculations
- ; unless they are executed. This switch causes all immediate assertions in the design
- ; to participate in Assertion Coverage calculations, whether attempted or not.
- ; UnattemptedImmediateAssertions = 0
- ; By default immediate covers participate in Coverage calculations
- ; whether they are attempted or not. This switch causes all unattempted
- ; immediate covers in the design to stop participating in Coverage
- ; calculations.
- ; UnattemptedImmediateCovers = 0
- ; By default pass action block is not executed for assertions on vacuous
- ; success. The following variable is provided to enable execution of
- ; pass action block on vacuous success. The following variable is only effective
- ; if the user does not disable pass action block execution by using either
- ; system tasks or CLI. Also there is a performance penalty for enabling
- ; the following variable.
- ;AssertionEnableVacuousPassActionBlock = 1
- ; As per strict 1850-2005 PSL LRM, an always property can either pass
- ; or fail. However, by default, Questa reports multiple passes and
- ; multiple fails on top always/never property (always/never operator
- ; is the top operator under Verification Directive). The reason
- ; being that Questa reports passes and fails on per attempt of the
- ; top always/never property. Use the following flag to instruct
- ; Questa to strictly follow LRM. With this flag, all assert/never
- ; directives will start an attempt once at start of simulation.
- ; The attempt can either fail, match or match vacuously.
- ; For e.g. if always is the top operator under assert, the always will
- ; keep on checking the property at every clock. If the property under
- ; always fails, the directive will be considered failed and no more
- ; checking will be done for that directive. A top always property,
- ; if it does not fail, will show a pass at end of simulation.
- ; The default value is '0' (i.e. zero is off). For example:
- ; PslOneAttempt = 1
- ; Specify the number of clock ticks to represent infinite clock ticks.
- ; This affects eventually!, until! and until_!. If at End of Simulation
- ; (EOS) an active strong-property has not clocked this number of
- ; clock ticks then neither pass or fail (vacuous match) is returned
- ; else respective fail/pass is returned. The default value is '0' (zero)
- ; which effectively does not check for clock tick condition. For example:
- ; PslInfinityThreshold = 5000
- ; Control how many thread start times will be preserved for ATV viewing for a given assertion
- ; instance. Default is -1 (ALL).
- ; ATVStartTimeKeepCount = -1
- ; Turn on/off code coverage
- ; CodeCoverage = 0
- ; This option applies to condition and expression coverage UDP tables. It
- ; has no effect unless UDP is enabled for coverage with vcom/vlog/vopt -coverudp.
- ; If this option is used and a match occurs in more than one row in the UDP table,
- ; none of the counts for all matching rows is incremented. By default, counts are
- ; incremented for all matching rows.
- ; CoverCountAll = 1
- ; Turn off automatic inclusion of VHDL integers in toggle coverage. Default
- ; is to include them.
- ; ToggleNoIntegers = 1
- ; Set the maximum number of values that are collected for toggle coverage of
- ; VHDL integers. Default is 100;
- ; ToggleMaxIntValues = 100
- ; Set the maximum number of values that are collected for toggle coverage of
- ; Verilog real. Default is 100;
- ; ToggleMaxRealValues = 100
- ; Turn on automatic inclusion of Verilog integers in toggle coverage, except
- ; for enumeration types. Default is to include them.
- ; ToggleVlogIntegers = 0
- ; Turn on automatic inclusion of Verilog real type in toggle coverage, except
- ; for shortreal types. Default is to not include them.
- ; ToggleVlogReal = 1
- ; Turn on automatic inclusion of Verilog fixed-size unpacked arrays, VHDL multi-d arrays
- ; and VHDL arrays-of-arrays in toggle coverage.
- ; Default is to not include them.
- ; ToggleFixedSizeArray = 1
- ; Increase or decrease the maximum size of Verilog unpacked fixed-size arrays,
- ; VHDL multi-d arrays and VHDL arrays-of-arrays that are included for toggle coverage.
- ; This leads to a longer simulation time with bigger arrays covered with toggle coverage.
- ; Default is 1024.
- ; ToggleMaxFixedSizeArray = 1024
- ; Treat Verilog multi-dimensional packed vectors and packed structures as equivalently sized
- ; one-dimensional packed vectors for toggle coverage. Default is 0.
- ; TogglePackedAsVec = 0
- ; Treat Verilog enumerated types as equivalently sized one-dimensional packed vectors for
- ; toggle coverage. Default is 0.
- ; ToggleVlogEnumBits = 0
- ; Turn off automatic inclusion of VHDL records in toggle coverage.
- ; Default is to include them.
- ; ToggleVHDLRecords = 0
- ; Limit the widths of registers automatically tracked for toggle coverage. Default is 128.
- ; For unlimited width, set to 0.
- ; ToggleWidthLimit = 128
- ; Limit the counts that are tracked for toggle coverage. When all edges for a bit have
- ; reached this count, further activity on the bit is ignored. Default is 1.
- ; For unlimited counts, set to 0.
- ; ToggleCountLimit = 1
- ; Change the mode of extended toggle coverage. Default is 3. Valid modes are 1, 2 and 3.
- ; Following is the toggle coverage calculation criteria based on extended toggle mode:
- ; Mode 1: 0L->1H & 1H->0L & any one 'Z' transition (to/from 'Z').
- ; Mode 2: 0L->1H & 1H->0L & one transition to 'Z' & one transition from 'Z'.
- ; Mode 3: 0L->1H & 1H->0L & all 'Z' transitions.
- ; ExtendedToggleMode = 3
- ; Enable toggle statistics collection only for ports. Default is 0.
- ; TogglePortsOnly = 1
- ; Limit the counts that are tracked for Focussed Expression Coverage. When a bin has
- ; reached this count, further tracking of the input patterns linked to it is ignored.
- ; Default is 1. For unlimited counts, set to 0.
- ; NOTE: Changing this value from its default value may affect simulation performance.
- ; FecCountLimit = 1
- ; Limit the counts that are tracked for UDP Coverage. When a bin has
- ; reached this count, further tracking of the input patterns linked to it is ignored.
- ; Default is 1. For unlimited counts, set to 0.
- ; NOTE: Changing this value from its default value may affect simulation performance.
- ; UdpCountLimit = 1
- ; Control toggle coverage deglitching period. A period of 0, eliminates delta
- ; cycle glitches. This is the default. The value of ToggleDeglitchPeriod needs to be either
- ; 0 or a time string that includes time units. Examples: 0 or 10.0ps or "10.0 ps".
- ; ToggleDeglitchPeriod = 10.0ps
- ; Turn on/off all PSL/SVA cover directive enables. Default is on.
- ; CoverEnable = 0
- ; Turn on/off PSL/SVA cover log. Default is off "0".
- ; CoverLog = 1
- ; Set "at_least" value for all PSL/SVA cover directives. Default is 1.
- ; CoverAtLeast = 2
- ; Set "limit" value for all PSL/SVA cover directives. Default is -1.
- ; Any positive integer, -1 for infinity.
- ; CoverLimit = 1
- ; Specify the coverage database filename.
- ; Default is "" (i.e. database is NOT automatically saved on close).
- ; UCDBFilename = vsim.ucdb
- ; Specify the maximum limit for the number of Cross (bin) products reported
- ; in XML and UCDB report against a Cross. A warning is issued if the limit
- ; is crossed. Default is zero. vsim switch -cvgmaxrptrhscross can override this
- ; setting.
- ; MaxReportRhsSVCrossProducts = 1000
- ; Specify the override for the "auto_bin_max" option for the Covergroups.
- ; If not specified then value from Covergroup "option" is used.
- ; SVCoverpointAutoBinMax = 64
- ; Specify the override for the value of "cross_num_print_missing"
- ; option for the Cross in Covergroups. If not specified then value
- ; specified in the "option.cross_num_print_missing" is used. This
- ; is a runtime option. NOTE: This overrides any "cross_num_print_missing"
- ; value specified by user in source file and any SVCrossNumPrintMissingDefault
- ; specified in modelsim.ini.
- ; SVCrossNumPrintMissing = 0
- ; Specify whether to use the value of "cross_num_print_missing"
- ; option in report and GUI for the Cross in Covergroups. If not specified then
- ; cross_num_print_missing is ignored for creating reports and displaying
- ; covergroups in GUI. Default is 0, which means ignore "cross_num_print_missing".
- ; UseSVCrossNumPrintMissing = 0
- ; Specify the threshold of Coverpoint wildcard bin value range size, above which
- ; a warning will be triggered. The default is 4K -- 12 wildcard bits.
- ; SVCoverpointWildCardBinValueSizeWarn = 4096
- ; Specify the override for the value of "strobe" option for the
- ; Covergroup Type. If not specified then value in "type_option.strobe"
- ; will be used. This is runtime option which forces "strobe" to
- ; user specified value and supersedes user specified values in the
- ; SystemVerilog Code. NOTE: This also overrides the compile time
- ; default value override specified using "SVCovergroupStrobeDefault"
- ; SVCovergroupStrobe = 0
- ; Override for explicit assignments in source code to "option.goal" of
- ; SystemVerilog covergroup, coverpoint, and cross. It also overrides the
- ; default value of "option.goal" (defined to be 100 in the SystemVerilog
- ; LRM) and the value of modelsim.ini variable "SVCovergroupGoalDefault".
- ; SVCovergroupGoal = 100
- ; Override for explicit assignments in source code to "type_option.goal" of
- ; SystemVerilog covergroup, coverpoint, and cross. It also overrides the
- ; default value of "type_option.goal" (defined to be 100 in the SystemVerilog
- ; LRM) and the value of modelsim.ini variable "SVCovergroupTypeGoalDefault".
- ; SVCovergroupTypeGoal = 100
- ; Enforce the 6.3 behavior of covergroup get_coverage() and get_inst_coverage()
- ; builtin functions, and report. This setting changes the default values of
- ; option.get_inst_coverage and type_option.merge_instances to ensure the 6.3
- ; behavior if explicit assignments are not made on option.get_inst_coverage and
- ; type_option.merge_instances by the user. There are two vsim command line
- ; options, -cvg63 and -nocvg63 to override this setting from vsim command line.
- ; The default value of this variable from release 6.6 onwards is 0. This default
- ; drives compliance with the clarified behavior in the IEEE 1800-2009 standard.
- ; SVCovergroup63Compatibility = 0
- ; Enforce the default behavior of covergroup get_coverage() builtin function, GUI
- ; and report. This variable sets the default value of type_option.merge_instances.
- ; There are two vsim command line options, -cvgmergeinstances and
- ; -nocvgmergeinstances to override this setting from vsim command line.
- ; The default value of this variable, -1 (don't care), allows the tool to determine
- ; the effective value, based on factors related to capacity and optimization.
- ; The type_option.merge_instances appears in the GUI and coverage reports as either
- ; auto(1) or auto(0), depending on whether the effective value was determined to
- ; be a 1 or a 0.
- ; SVCovergroupMergeInstancesDefault = -1
- ; Enable or disable generation of more detailed information about the sampling
- ; of covergroup, cross, and coverpoints. It provides the details of the number
- ; of times the covergroup instance and type were sampled, as well as details
- ; about why covergroup, cross and coverpoint were not covered. A non-zero value
- ; is to enable this feature. 0 is to disable this feature. Default is 0
- ; SVCovergroupSampleInfo = 0
- ; Specify the maximum number of Coverpoint bins in whole design for
- ; all Covergroups.
- ; MaxSVCoverpointBinsDesign = 2147483648
- ; Specify maximum number of Coverpoint bins in any instance of a Covergroup, default is 2^10 bins
- ; MaxSVCoverpointBinsInst = 1048576
- ; Specify the maximum number of Cross bins in whole design for
- ; all Covergroups.
- ; MaxSVCrossBinsDesign = 2147483648
- ; Specify maximum number of Cross bins in any instance of a Covergroup, default is 2^16 bins
- ; MaxSVCrossBinsInst = 67108864
- ; Specify whether vsim will collect the coverage data of zero-weight coverage items or not.
- ; By default, this variable is set 0, in which case option.no_collect setting will take effect.
- ; If this variable is set to 1, all zero-weight coverage items will not be saved.
- ; Note that the usage of vsim switch -cvgzwnocollect, if present, will override the setting
- ; of this variable.
- ; CvgZWNoCollect = 1
- ; Specify a space delimited list of double quoted TCL style
- ; regular expressions which will be matched against the text of all messages.
- ; If any regular expression is found to be contained within any message, the
- ; status for that message will not be propagated to the UCDB TESTSTATUS.
- ; If no match is detected, then the status will be propagated to the
- ; UCDB TESTSTATUS. More than one such regular expression text is allowed,
- ; and each message text is compared for each regular expression in the list.
- ; UCDBTestStatusMessageFilter = "Done with Test Bench" "Ignore .* message"
- ; Set weight for all PSL/SVA cover directives. Default is 1.
- ; CoverWeight = 2
- ; Check vsim plusargs. Default is 0 (off).
- ; 0 = Don't check plusargs
- ; 1 = Warning on unrecognized plusarg
- ; 2 = Error and exit on unrecognized plusarg
- ; CheckPlusargs = 1
- ; Load the specified shared objects with the RTLD_GLOBAL flag.
- ; This gives global visibility to all symbols in the shared objects,
- ; meaning that subsequently loaded shared objects can bind to symbols
- ; in the global shared objects. The list of shared objects should
- ; be whitespace delimited. This option is not supported on the
- ; Windows or AIX platforms.
- ; GlobalSharedObjectList = example1.so example2.so example3.so
- ; Generate the stub definitions for the undefined symbols in the shared libraries being
- ; loaded in the simulation. When this flow is turned on, the undefined symbols will not
- ; prevent vsim from loading. Calling undefined symbols at runtime will cause fatal error.
- ; The valid arguments are: on, off, verbose.
- ; on : turn on the automatic generation of stub definitions.
- ; off: turn off the flow. The undefined symbols will trigger an immediate load failure.
- ; verbose: Turn on the flow and report the undefined symbols for each shared library.
- ; NOTE: This variable can be overriden with vsim switch "-undefsyms".
- ; The default is off.
- ;
- ; UndefSyms = on
- ; Initial seed for the random number generator of the root thread (SystemVerilog).
- ; NOTE: This variable can be overridden with the vsim "-sv_seed" command line switch.
- ; The default value is 0.
- ; Sv_Seed = 0
- ; Specify the solver "engine" that vsim will select for constrained random
- ; generation.
- ; Valid values are:
- ; "auto" - automatically select the best engine for the current
- ; constraint scenario
- ; "bdd" - evaluate all constraint scenarios using the BDD solver engine
- ; "act" - evaluate all constraint scenarios using the ACT solver engine
- ; While the BDD solver engine is generally efficient with constraint scenarios
- ; involving bitwise logical relationships, the ACT solver engine can exhibit
- ; superior performance with constraint scenarios involving large numbers of
- ; random variables related via arithmetic operators (+, *, etc).
- ; NOTE: This variable can be overridden with the vsim "-solveengine" command
- ; line switch.
- ; The default value is "auto".
- ; SolveEngine = auto
- ; Specify if the solver should attempt to ignore overflow/underflow semantics
- ; for arithmetic constraints (multiply, addition, subtraction) in order to
- ; improve performance. The "solveignoreoverflow" attribute can be specified on
- ; a per-call basis to randomize() to override this setting.
- ; The default value is 0 (overflow/underflow is not ignored). Set to 1 to
- ; ignore overflow/underflow.
- ; SolveIgnoreOverflow = 0
- ; Specifies the maximum size that a dynamic array may be resized to by the
- ; solver. If the solver attempts to resize a dynamic array to a size greater
- ; than the specified limit, the solver will abort with an error.
- ; The default value is 10000. A value of 0 indicates no limit.
- ; SolveArrayResizeMax = 10000
- ; Error message severity when randomize() failure is detected.
- ; 0 = No error 1 = Warning 2 = Error 3 = Failure 4 = Fatal
- ; The default is 0 (no error).
- ; SolveFailSeverity = 0
- ; Error message severity for suppressible errors that are detected in a
- ; solve/before constraint.
- ; NOTE: This variable can be overridden with the vsim "-solvebeforeerrorseverity"
- ; command line switch.
- ; 0 = No error 1 = Warning 2 = Error 3 = Failure 4 = Fatal
- ; The default is 3 (failure).
- ; SolveBeforeErrorSeverity = 3
- ; Error message severity for suppressible errors that are related to
- ; solve engine capacity limits
- ; NOTE: This variable can be overridden with the vsim "-solveengineerrorseverity"
- ; command line switch.
- ; 0 = No error 1 = Warning 2 = Error 3 = Failure 4 = Fatal
- ; The default is 3 (failure).
- ; SolveEngineErrorSeverity = 3
- ; Enable/disable debug information for randomize() failures.
- ; NOTE: This variable can be overridden with the vsim "-solvefaildebug" command
- ; line switch.
- ; The default is 0 (disabled). Set to 1 to enable basic debug (with no
- ; performance penalty). Set to 2 for enhanced debug (will result in slower
- ; runtime performance).
- ; SolveFailDebug = 0
- ; Upon encountering a randomize() failure, generate a simplified testcase that
- ; will reproduce the failure. Optionally output the testcase to a file.
- ; Testcases for 'no-solution' failures will only be produced if SolveFailDebug
- ; is enabled (see above).
- ; NOTE: This variable can be overridden with the vsim "-solvefailtestcase"
- ; command line switch.
- ; The default is OFF (do not generate a testcase). To enable testcase
- ; generation, uncomment this variable. To redirect testcase generation to a
- ; file, specify the name of the output file.
- ; SolveFailTestcase =
- ; Specify solver timeout threshold (in seconds). randomize() will fail if the
- ; CPU time required to evaluate any randset exceeds the specified timeout.
- ; The default value is 500. A value of 0 will disable timeout failures.
- ; SolveTimeout = 500
- ; Specify the maximum size of the solution graph generated by the BDD solver.
- ; This value can be used to force the BDD solver to abort the evaluation of a
- ; complex constraint scenario that cannot be evaluated with finite memory.
- ; This value is specified in 1000s of nodes.
- ; The default value is 10000. A value of 0 indicates no limit.
- ; SolveGraphMaxSize = 10000
- ; Specify the maximum number of evaluations that may be performed on the
- ; solution graph by the BDD solver. This value can be used to force the BDD
- ; solver to abort the evaluation of a complex constraint scenario that cannot
- ; be evaluated in finite time. This value is specified in 10000s of evaluations.
- ; The default value is 10000. A value of 0 indicates no limit.
- ; SolveGraphMaxEval = 10000
- ; Specify the maximum number of tests that the ACT solver may evaluate before
- ; abandoning an attempt to solve a particular constraint scenario.
- ; The default value is 2000000. A value of 0 indicates no limit.
- ; SolveACTMaxTests = 2000000
- ; Specify the maximum number of operations that the ACT solver may perform
- ; before abandoning an attempt to solve a particular constraint scenario. The
- ; value is specified in 1000000s of operations.
- ; The default value is 10000. A value of 0 indicates no limit.
- ; SolveACTMaxOps = 10000
- ; Specify the number of times the ACT solver will retry to evaluate a constraint
- ; scenario that fails due to the SolveACTMax[Tests|Ops] threshold.
- ; The default value is 0 (no retry).
- ; SolveACTRetryCount = 0
- ; Specify random sequence compatiblity with a prior letter release. This
- ; option is used to get the same random sequences during simulation as
- ; as a prior letter release. Only prior letter releases (of the current
- ; number release) are allowed.
- ; NOTE: Only those random sequence changes due to solver optimizations are
- ; reverted by this variable. Random sequence changes due to solver bugfixes
- ; cannot be un-done.
- ; NOTE: This variable can be overridden with the vsim "-solverev" command
- ; line switch.
- ; Default value set to "" (no compatibility).
- ; SolveRev =
- ; Environment variable expansion of command line arguments has been depricated
- ; in favor shell level expansion. Universal environment variable expansion
- ; inside -f files is support and continued support for MGC Location Maps provide
- ; alternative methods for handling flexible pathnames.
- ; The following line may be uncommented and the value set to 1 to re-enable this
- ; deprecated behavior. The default value is 0.
- ; DeprecatedEnvironmentVariableExpansion = 0
- ; Specify the memory threshold for the System Verilog garbage collector.
- ; The value is the number of megabytes of class objects that must accumulate
- ; before the garbage collector is run.
- ; The GCThreshold setting is used when class debug mode is disabled to allow
- ; less frequent garbage collection and better simulation performance.
- ; The GCThresholdClassDebug setting is used when class debug mode is enabled
- ; to allow for more frequent garbage collection.
- ; GCThreshold = 100
- ; GCThresholdClassDebug = 5
- ; Turn on/off collapsing of bus ports in VCD dumpports output
- DumpportsCollapse = 1
- ; Location of Multi-Level Verification Component (MVC) installation.
- ; The default location is the product installation directory.
- MvcHome = $MODEL_TECH/..
- ; Location of InFact installation. The default is $MODEL_TECH/../../infact
- ;
- ; InFactHome = $MODEL_TECH/../../infact
- ; Initialize SystemVerilog enums using the base type's default value
- ; instead of the leftmost value.
- ; EnumBaseInit = 1
- ; Suppress file type registration.
- ; SuppressFileTypeReg = 1
- ; Enable/disable non-LRM compliant SystemVerilog language extensions.
- ; Valid extensions are:
- ; cfce - generate an error if $cast fails as a function
- ; expdfmt - enable format string extensions for $display/$sformatf
- ; fmtcap - prints capital hex digits with %X/%H in display calls
- ; iddp - ignore DPI disable protocol check
- ; lfmt - zero-pad data if '0' prefixes width in format specifier (e.g. "%04h")
- ; realrand - support randomize() with real variables and constraints (Default)
- ; SvExtensions = [+|-]<extension>[,[+|-]<extension>*]
- ; Enable/disable non-LRM compliant SystemVerilog constrained-random language extensions.
- ; Valid extensions are:
- ; forkjoinstab - preserve parent thread random stability when seeding fork/join sub-threads (Default)
- ; nonrandstab - disable seeding of "non-random" class instances (Default)
- ; nodist - interpret 'dist' constraint as 'inside' (ACT only)
- ; noorder - ignore solve/before ordering constraints (ACT only)
- ; packrandidx - allow random index for packed variable in constraint (Default)
- ; promotedist - promote priority of 'dist' constraint if LHS has no solve/before
- ; randskew - skew randomize results (ACT only)
- ; SvRandExtensions = [+|-]<extension>[,[+|-]<extension>*]
- ; Controls the formatting of '%p' and '%P' conversion specification, used in $display
- ; and similar system tasks.
- ; 1. SVPrettyPrintFlags=I<n><S|T> use <n> spaces(S) or tabs(T) per indentation level.
- ; The 'I' flag when present causes relevant data types to be expanded and indented into
- ; a more readable format.
- ; (e.g. SVPrettyPrintFlags=I4S will cause 4 spaces to be used per indentation level).
- ; 2. SVPrettyPrintFlags=L<numLines> limits the output to <numLines> lines.
- ; (e.g. SVPrettyPrintFlags=L20 will limit the output to 20 lines).
- ; 3. SVPrettyPrintFlags=C<numChars> limits the output to <numChars> characters.
- ; (e.g. SVPrettyPrintFlags=C256 will limit the output to 256 characters).
- ; 4. SVPrettyPrintFlags=F<numFields> limits the output to <numFields> of relevant datatypes
- ; (e.g. SVPrettyPrintFlags=F4 will limit the output to 4 fields of a structure).
- ; 5. SVPrettyPrintFlags=E<numElements> limits the output to <numElements> of relevant datatypes
- ; (e.g. SVPrettyPrintFlags=E50 will limit the output to 50 elements of an array).
- ; 6. SVPrettyPrintFlags=D<depth> suppresses the output of sub-elements below <depth>.
- ; (e.g. SVPrettyPrintFlags=D5 will suppresses the output of sub elements below a depth of 5).
- ; 7. Items 1-6 above can be combined as a comma separated list.
- ; (e.g. SVPrettyPrintFlags=I4S,L20,C256,F4,E50,D5)
- ; SVPrettyPrintFlags=I4S
- [lmc]
- ; The simulator's interface to Logic Modeling's SmartModel SWIFT software
- libsm = $MODEL_TECH/libsm.sl
- ; The simulator's interface to Logic Modeling's SmartModel SWIFT software (Windows NT)
- ; libsm = $MODEL_TECH/libsm.dll
- ; Logic Modeling's SmartModel SWIFT software (HP 9000 Series 700)
- ; libswift = $LMC_HOME/lib/hp700.lib/libswift.sl
- ; Logic Modeling's SmartModel SWIFT software (IBM RISC System/6000)
- ; libswift = $LMC_HOME/lib/ibmrs.lib/swift.o
- ; Logic Modeling's SmartModel SWIFT software (Sun4 Solaris)
- ; libswift = $LMC_HOME/lib/sun4Solaris.lib/libswift.so
- ; Logic Modeling's SmartModel SWIFT software (Windows NT)
- ; libswift = $LMC_HOME/lib/pcnt.lib/libswift.dll
- ; Logic Modeling's SmartModel SWIFT software (non-Enterprise versions of Linux)
- ; libswift = $LMC_HOME/lib/x86_linux.lib/libswift.so
- ; Logic Modeling's SmartModel SWIFT software (Enterprise versions of Linux)
- ; libswift = $LMC_HOME/lib/linux.lib/libswift.so
- ; The simulator's interface to Logic Modeling's hardware modeler SFI software
- libhm = $MODEL_TECH/libhm.sl
- ; The simulator's interface to Logic Modeling's hardware modeler SFI software (Windows NT)
- ; libhm = $MODEL_TECH/libhm.dll
- ; Logic Modeling's hardware modeler SFI software (HP 9000 Series 700)
- ; libsfi = <sfi_dir>/lib/hp700/libsfi.sl
- ; Logic Modeling's hardware modeler SFI software (IBM RISC System/6000)
- ; libsfi = <sfi_dir>/lib/rs6000/libsfi.a
- ; Logic Modeling's hardware modeler SFI software (Sun4 Solaris)
- ; libsfi = <sfi_dir>/lib/sun4.solaris/libsfi.so
- ; Logic Modeling's hardware modeler SFI software (Windows NT)
- ; libsfi = <sfi_dir>/lib/pcnt/lm_sfi.dll
- ; Logic Modeling's hardware modeler SFI software (Linux)
- ; libsfi = <sfi_dir>/lib/linux/libsfi.so
- [msg_system]
- ; Change a message severity or suppress a message.
- ; The format is: <msg directive> = <msg number>[,<msg number>...]
- ; suppress can be used to achieve +nowarn<CODE> functionality
- ; The format is: suppress = <CODE>,<msg number>,[<CODE>,<msg number>,...]
- ; Examples:
- suppress = 8780 ;an explanation can be had by running: verror 8780
- ; note = 3009
- ; warning = 3033
- ; error = 3010,3016
- ; fatal = 3016,3033
- ; suppress = 3009,3016,3601
- ; suppress = 3009,CNNODP,3601,TFMPC
- ; suppress = 8683,8684
- ; The command verror <msg number> can be used to get the complete
- ; description of a message.
- ; Control transcripting of Verilog display system task messages and
- ; PLI/FLI print function call messages. The system tasks include
- ; $display[bho], $strobe[bho], $monitor[bho], and $write[bho]. They
- ; also include the analogous file I/O tasks that write to STDOUT
- ; (i.e. $fwrite or $fdisplay). The PLI/FLI calls include io_printf,
- ; vpi_printf, mti_PrintMessage, and mti_PrintFormatted. The default
- ; is to have messages appear only in the transcript. The other
- ; settings are to send messages to the wlf file only (messages that
- ; are recorded in the wlf file can be viewed in the MsgViewer) or
- ; to both the transcript and the wlf file. The valid values are
- ; tran {transcript only (default)}
- ; wlf {wlf file only}
- ; both {transcript and wlf file}
- ; displaymsgmode = tran
- ; Control transcripting of elaboration/runtime messages not
- ; addressed by the displaymsgmode setting. The default is to
- ; have messages appear only in the transcript. The other settings
- ; are to send messages to the wlf file only (messages that are
- ; recorded in the wlf file can be viewed in the MsgViewer) or to both
- ; the transcript and the wlf file. The valid values are
- ; tran {transcript only (default)}
- ; wlf {wlf file only}
- ; both {transcript and wlf file}
- ; msgmode = tran
- ; Controls number of displays of a particluar message
- ; default value is 5
- ; MsgLimitCount = 5
- [utils]
- ; Default Library Type (while creating a library with "vlib")
- ; 0 - legacy library using subdirectories for design units
- ; 2 - flat library
- ; DefaultLibType = 2
- ; Flat Library Page Size (while creating a library with "vlib")
- ; Set the size in bytes for flat library file pages. Libraries containing
- ; very large files may benefit from a larger value.
- ; FlatLibPageSize = 8192
- ; Flat Library Page Cleanup Percentage (while creating a library with "vlib")
- ; Set the percentage of total pages deleted before library cleanup can occur.
- ; This setting is applied together with FlatLibPageDeleteThreshold.
- ; FlatLibPageDeletePercentage = 50
- ; Flat Library Page Cleanup Threshold (while creating a library with "vlib")
- ; Set the number of pages deleted before library cleanup can occur.
- ; This setting is applied together with FlatLibPageDeletePercentage.
- ; FlatLibPageDeleteThreshold = 1000
|