S5243Top.v 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406
  1. `timescale 1ns / 1ps
  2. (* keep_hierarchy = "yes" *)
  3. //////////////////////////////////////////////////////////////////////////////////
  4. // company:
  5. // engineer:
  6. //
  7. // create date: 12:23:20 05/20/2019
  8. // design name:
  9. // module name: S5443Top
  10. // project name:
  11. // target devices:
  12. // tool versions:
  13. // description:
  14. //
  15. // dependencies:
  16. //
  17. // revision:
  18. // revision 0.01 - file created
  19. // additional comments:
  20. //
  21. //================================================================================
  22. //
  23. //Spi clock for ADC initialization is 15Mhz.
  24. //Spi clock for RegMap work is 41Mhz.
  25. //Нужно сделать процедуру сброса для импульсных измерений, такую же как для обычных, тоесть по детектированию спадающего фронта StartMeas.
  26. //Забрать из команды настройки измерения, биты управления ключем и замкнуть на выходы.
  27. //////////////////////////////////////////////////////////////////////////////////
  28. // xc7s25-2csga225
  29. // new feature added
  30. module S5243Top
  31. #(
  32. parameter LpDataWidth = 16,
  33. parameter CtrlWidth = 4,
  34. parameter AdcDataWidth = 14,
  35. parameter ThresholdWidth = 24,
  36. parameter ResultWidth = 32,
  37. parameter ChNum = 4,
  38. parameter PGenNum = 7,
  39. parameter TrigPortsNum = 6,
  40. parameter Ratio = 8,
  41. parameter DelayValue = 24000,
  42. parameter LengthWidth = 2000,
  43. parameter DataWidth = 24,
  44. parameter DataNum = 26,
  45. parameter CmdRegWidth = 32,
  46. parameter HeaderWidth = 7,
  47. parameter CmdDataRegWith = 24,
  48. parameter DataCntWidth = 5,
  49. parameter Divparam = 4,
  50. parameter MeasPeriod = 44,
  51. parameter PhIncWidth = 32,
  52. parameter NcoWidth = 18
  53. )
  54. (
  55. //common ports
  56. input ClkP_i,
  57. input ClkN_i,
  58. output Led_o,
  59. //fpga-adc1 data interface
  60. input Adc1FclkP_i,
  61. input Adc1FclkN_i,
  62. input Adc1DataDa0P_i,
  63. input Adc1DataDa0N_i,
  64. input Adc1DataDa1P_i,
  65. input Adc1DataDa1N_i,
  66. input Adc1DataDb0P_i,
  67. input Adc1DataDb0N_i,
  68. input Adc1DataDb1P_i,
  69. input Adc1DataDb1N_i,
  70. //fpga-adc2 data interface
  71. input Adc2FclkP_i,
  72. input Adc2FclkN_i,
  73. input Adc2DataDa0P_i,
  74. input Adc2DataDa0N_i,
  75. input Adc2DataDa1P_i,
  76. input Adc2DataDa1N_i,
  77. input Adc2DataDb0P_i,
  78. input Adc2DataDb0N_i,
  79. input Adc2DataDb1P_i,
  80. input Adc2DataDb1N_i,
  81. //fpga-adc's initialization interface
  82. output Adc1InitMosi_o,
  83. output Adc2InitMosi_o,
  84. output Adc1InitClk_o,
  85. output Adc2InitClk_o,
  86. output Adc1InitCs_o,
  87. output Adc2InitCs_o,
  88. output Adc1InitRst_o,
  89. output Adc2InitRst_o,
  90. //ditherCtrl
  91. output DitherCtrlCh1_o,
  92. output DitherCtrlCh2_o,
  93. //fpga-dsp cmd interface
  94. input Mosi_i,
  95. input Sck_i,
  96. input Ss_i,
  97. input Miso_i,
  98. output Miso_o,
  99. //fpga-dsp data interface
  100. output LpOutClk_o,
  101. output LpOutFs_o,
  102. output [LpDataWidth-1:0] LpOutData_o,
  103. //fpga-dsp signals
  104. input StartMeas_i, //"high"- start meas, "low"-stop meas
  105. output EndMeas_o,
  106. output TimersClk_o,
  107. //trigger's
  108. inout [TrigPortsNum-1:0] Trig6to1_io, //Trigger0 from/to external device
  109. output [TrigPortsNum-1:0] Trig6to1Dir_o, //Trigger0 direction
  110. input DspTrigOut_i, //Trig from DSP
  111. output DspTrigIn_o, //Trig To DSP
  112. //overload lines
  113. output Overload_o,
  114. //modulation & active port selection
  115. output [1:0] PortSel_o, //управление модулятором через ключ
  116. //mod out line
  117. output Mod_o,
  118. //gain lines
  119. input DspReadyForRx_i,
  120. output [ChNum-1:0] AmpEn_o, // 0-adc1ChA 1-adc1ChB 2-adc2ChA 3-adc2ChB
  121. ///test port for testbench
  122. input [AdcDataWidth-1:0] AdcData_i
  123. );
  124. //================================================================================
  125. // reg/wire
  126. //================================================================================
  127. //captured data
  128. wire [AdcDataWidth-1:0] adc1ChT1Data;
  129. wire [AdcDataWidth-1:0] adc1ChR1Data;
  130. wire [AdcDataWidth-1:0] adc2ChR2Data;
  131. wire [AdcDataWidth-1:0] adc2ChT2Data;
  132. reg startMeasSync;
  133. wire startMeasEvent;
  134. wire intTrig1;
  135. reg startMeasEventReg;
  136. wire gatingPulse;
  137. wire sampleStrobe;
  138. wire [ChNum-1:0] measStartBus;
  139. // wire measStart = &measStartBus;
  140. wire measStart;
  141. // reg measStart;
  142. //spi signals for adc init
  143. wire adcInitRst;
  144. wire adcInitMosi;
  145. wire adcInitSck;
  146. wire adc0InitCs;
  147. wire adc1InitCs;
  148. wire [ResultWidth-1:0] adc1ImT1;
  149. wire [ResultWidth-1:0] adc1ReT1;
  150. wire [ResultWidth-1:0] adc1ImR1;
  151. wire [ResultWidth-1:0] adc1ReR1;
  152. wire [ResultWidth-1:0] adc2ImT2;
  153. wire [ResultWidth-1:0] adc2ReT2;
  154. wire [ResultWidth-1:0] adc2ImR2;
  155. wire [ResultWidth-1:0] adc2ReR2;
  156. wire measDataRdy;
  157. wire timersClk;
  158. wire [ThresholdWidth-1:0] lowThreshold;
  159. wire [ThresholdWidth-1:0] highThreshold;
  160. wire initRst;
  161. wire gclk;
  162. reg ledReg;
  163. wire [CmdRegWidth-1:0] cmdDataReg;
  164. wire cmdDataVal;
  165. wire [CmdDataRegWith-1:0] ansReg;
  166. wire [HeaderWidth-1:0] ansAddr;
  167. wire [CmdDataRegWith-1:0] gainCtrl;
  168. wire [CmdDataRegWith-1:0] gainLowThreshT1;
  169. wire [CmdDataRegWith-1:0] gainHighThreshT1;
  170. wire [CmdDataRegWith-1:0] gainLowThreshR1;
  171. wire [CmdDataRegWith-1:0] gainHighThreshR1;
  172. wire [CmdDataRegWith-1:0] gainLowThreshT2;
  173. wire [CmdDataRegWith-1:0] gainHighThreshT2;
  174. wire [CmdDataRegWith-1:0] gainLowThreshR2;
  175. wire [CmdDataRegWith-1:0] gainHighThreshR2;
  176. wire [ChNum-1:0] overCtrlChannels;
  177. wire [CmdDataRegWith-1:0] overCtrl = {{CmdDataRegWith-ChNum{1'b0}},overCtrlChannels};
  178. wire [CmdDataRegWith-1:0] overThresh;
  179. wire [CmdDataRegWith-1:0] ditherCtrl;
  180. wire [CmdDataRegWith-1:0] windowGenPhase1;
  181. wire [CmdDataRegWith-1:0] windowGenPhase2;
  182. wire [CmdDataRegWith-1:0] adcCtrl;
  183. wire [CmdDataRegWith-1:0] adcDirectRd0;
  184. wire [CmdDataRegWith-1:0] adcDirectRd1;
  185. wire [CmdDataRegWith-1:0] ifFtwL;
  186. wire [CmdDataRegWith-1:0] ifFtwH;
  187. wire [CmdDataRegWith-1:0] measCtrl;
  188. wire [CmdDataRegWith-1:0] amplitudeMod;
  189. wire [CmdDataRegWith-1:0] dspTrigIn;
  190. wire [CmdDataRegWith-1:0] dspTrigOut;
  191. wire [CmdDataRegWith-1:0] dspTrigIn1;
  192. wire [CmdDataRegWith-1:0] dspTrigIn2;
  193. wire [CmdDataRegWith-1:0] dspTrigOut1;
  194. wire [CmdDataRegWith-1:0] dspTrigOut2;
  195. wire [CmdDataRegWith-1:0] filterCorrCoefL;
  196. wire [CmdDataRegWith-1:0] filterCorrCoefH;
  197. wire trigToDsp0;
  198. wire trigToDsp1;
  199. wire intTrigToExtDev0;
  200. wire intTrigToExtDev1;
  201. wire delayDoneFlag0;
  202. wire delayDoneFlag1;
  203. wire trigEn0;
  204. wire trigEn1;
  205. wire stopMeas;
  206. reg stopMeasR;
  207. wire [NcoWidth-1:0] ncoCos;
  208. wire [NcoWidth-1:0] ncoSin;
  209. wire [CmdDataRegWith-1:0] gainLowThresholdBus [ChNum-1:0];
  210. wire [CmdDataRegWith-1:0] gainHighThresholdBus [ChNum-1:0];
  211. wire [ChNum-1:0] ampEnNewStates;
  212. wire [ChNum-1:0] sensEn;
  213. wire [ChNum-1:0] gainManual;
  214. wire [ChNum-1:0] gainAutoEn;
  215. wire [AdcDataWidth-1:0] adcDataBus [ChNum-1:0];
  216. wire overCtrlR = |overCtrlChannels[ChNum-1:0];
  217. localparam TESTCNTPARAM = 32'd100000000;
  218. reg [31:0] testCnt;
  219. wire refClk;
  220. wire windClk150;
  221. wire measWind;
  222. wire measTrig;
  223. wire trigForIntTrig2;
  224. wire intTrig2;
  225. wire measTrigVal;
  226. wire refSeqPulse;
  227. wire refSeq;
  228. //Pmeas wires
  229. //PG1 Regs
  230. wire [CmdDataRegWith-1:0] pG1P1Del;
  231. wire [CmdDataRegWith-1:0] pG1P2Del;
  232. wire [CmdDataRegWith-1:0] pG1P3Del;
  233. wire [CmdDataRegWith-1:0] pG1P123Del;
  234. wire [CmdDataRegWith-1:0] pG1P1Width;
  235. wire [CmdDataRegWith-1:0] pG1P2Width;
  236. wire [CmdDataRegWith-1:0] pG1P3Width;
  237. wire [CmdDataRegWith-1:0] pG1P123Width;
  238. //PG2 Regs
  239. wire [CmdDataRegWith-1:0] pG2P1Del;
  240. wire [CmdDataRegWith-1:0] pG2P2Del;
  241. wire [CmdDataRegWith-1:0] pG2P3Del;
  242. wire [CmdDataRegWith-1:0] pG2P123Del;
  243. wire [CmdDataRegWith-1:0] pG2P1Width;
  244. wire [CmdDataRegWith-1:0] pG2P2Width;
  245. wire [CmdDataRegWith-1:0] pG2P3Width;
  246. wire [CmdDataRegWith-1:0] pG2P123Width;
  247. //PG3 Regs
  248. wire [CmdDataRegWith-1:0] pG3P1Del;
  249. wire [CmdDataRegWith-1:0] pG3P2Del;
  250. wire [CmdDataRegWith-1:0] pG3P3Del;
  251. wire [CmdDataRegWith-1:0] pG3P123Del;
  252. wire [CmdDataRegWith-1:0] pG3P1Width;
  253. wire [CmdDataRegWith-1:0] pG3P2Width;
  254. wire [CmdDataRegWith-1:0] pG3P3Width;
  255. wire [CmdDataRegWith-1:0] pG3P123Width;
  256. //PG4 Regs
  257. wire [CmdDataRegWith-1:0] pG4P1Del;
  258. wire [CmdDataRegWith-1:0] pG4P2Del;
  259. wire [CmdDataRegWith-1:0] pG4P3Del;
  260. wire [CmdDataRegWith-1:0] pG4P123Del;
  261. wire [CmdDataRegWith-1:0] pG4P1Width;
  262. wire [CmdDataRegWith-1:0] pG4P2Width;
  263. wire [CmdDataRegWith-1:0] pG4P3Width;
  264. wire [CmdDataRegWith-1:0] pG4P123Width;
  265. //PG5 Regs
  266. wire [CmdDataRegWith-1:0] pG5P1Del;
  267. wire [CmdDataRegWith-1:0] pG5P2Del;
  268. wire [CmdDataRegWith-1:0] pG5P3Del;
  269. wire [CmdDataRegWith-1:0] pG5P123Del;
  270. wire [CmdDataRegWith-1:0] pG5P1Width;
  271. wire [CmdDataRegWith-1:0] pG5P2Width;
  272. wire [CmdDataRegWith-1:0] pG5P3Width;
  273. wire [CmdDataRegWith-1:0] pG5P123Width;
  274. //PG6 Regs
  275. wire [CmdDataRegWith-1:0] pG6P1Del;
  276. wire [CmdDataRegWith-1:0] pG6P2Del;
  277. wire [CmdDataRegWith-1:0] pG6P3Del;
  278. wire [CmdDataRegWith-1:0] pG6P123Del;
  279. wire [CmdDataRegWith-1:0] pG6P1Width;
  280. wire [CmdDataRegWith-1:0] pG6P2Width;
  281. wire [CmdDataRegWith-1:0] pG6P3Width;
  282. wire [CmdDataRegWith-1:0] pG6P123Width;
  283. //PG7 Regs
  284. wire [CmdDataRegWith-1:0] pG7P1Del;
  285. wire [CmdDataRegWith-1:0] pG7P2Del;
  286. wire [CmdDataRegWith-1:0] pG7P3Del;
  287. wire [CmdDataRegWith-1:0] pG7P123Del;
  288. wire [CmdDataRegWith-1:0] pG7P1Width;
  289. wire [CmdDataRegWith-1:0] pG7P2Width;
  290. wire [CmdDataRegWith-1:0] pG7P3Width;
  291. wire [CmdDataRegWith-1:0] pG7P123Width;
  292. wire [CmdDataRegWith-1:0] measNum1;
  293. wire [CmdDataRegWith-1:0] measNum2;
  294. wire [CmdDataRegWith-1:0] pgMode0;
  295. wire [CmdDataRegWith-1:0] pgMode1;
  296. wire [CmdDataRegWith-1:0] muxCtrl1;
  297. wire [CmdDataRegWith-1:0] muxCtrl2;
  298. wire [CmdDataRegWith-1:0] muxCtrl3;
  299. wire [CmdDataRegWith-1:0] muxCtrl4;
  300. wire [CmdRegWidth-29:0] pgModeArray [PGenNum-1:0];
  301. wire pgPulsePolArray [PGenNum-1:0];
  302. wire pgEnEdgeArray [PGenNum-1:0];
  303. wire [PGenNum-1:0] pgRstArray;
  304. wire [6:0] pGenRst;
  305. wire [6:0] pGenMeasRst;
  306. wire pGenRstDone;
  307. wire [CmdRegWidth-28:0] pgMuxCtrlArray [PGenNum-1:0];
  308. wire [CmdRegWidth-28:0] extTrigMuxCtrlArray [TrigPortsNum-1:0];
  309. wire [TrigPortsNum-1:0] extTrigDirCmd = measCtrl[21:16];
  310. wire [CmdRegWidth-1:0] pgP1DelArray [PGenNum-1:0];
  311. wire [CmdRegWidth-1:0] pgP2DelArray [PGenNum-1:0];
  312. wire [CmdRegWidth-1:0] pgP3DelArray [PGenNum-1:0];
  313. wire [CmdRegWidth-1:0] pgP1WidthArray [PGenNum-1:0];
  314. wire [CmdRegWidth-1:0] pgP2WidthArray [PGenNum-1:0];
  315. wire [CmdRegWidth-1:0] pgP3WidthArray [PGenNum-1:0];
  316. wire [PGenNum-1:0] pulseBus;
  317. wire [PGenNum-1:0] pgMuxedOut;
  318. wire [TrigPortsNum-1:0] extPortsMuxedOut;
  319. wire measEnd;
  320. wire slowMod;
  321. wire fastMod;
  322. wire [3:0] modKeyCtrl;
  323. wire tirgToDspEvent;
  324. wire trigFromDspEvent;
  325. wire oscWind;
  326. wire oscDataRdFlag;
  327. wire sampleStrobeGenRst;
  328. //================================================================================
  329. // assignments
  330. //================================================================================
  331. assign pgModeArray [PGenNum-1] = pgMode0[21:18];
  332. assign pgModeArray [PGenNum-2] = pgMode0[17:15];
  333. assign pgModeArray [PGenNum-3] = pgMode0[14:12];
  334. assign pgModeArray [PGenNum-4] = pgMode0[11:9];
  335. assign pgModeArray [PGenNum-5] = pgMode0[8:6];
  336. assign pgModeArray [PGenNum-6] = pgMode0[5:3];
  337. assign pgModeArray [PGenNum-7] = pgMode0[2:0];
  338. assign pgPulsePolArray [PGenNum-1] = pgMode1[16];
  339. assign pgPulsePolArray [PGenNum-2] = pgMode1[15];
  340. assign pgPulsePolArray [PGenNum-3] = pgMode1[14];
  341. assign pgPulsePolArray [PGenNum-4] = pgMode1[13];
  342. assign pgPulsePolArray [PGenNum-5] = pgMode1[12];
  343. assign pgPulsePolArray [PGenNum-6] = pgMode1[11];
  344. assign pgPulsePolArray [PGenNum-7] = pgMode1[10];
  345. assign pgEnEdgeArray [PGenNum-1] = pgMode1[23];
  346. assign pgEnEdgeArray [PGenNum-2] = pgMode1[22];
  347. assign pgEnEdgeArray [PGenNum-3] = pgMode1[21];
  348. assign pgEnEdgeArray [PGenNum-4] = pgMode1[20];
  349. assign pgEnEdgeArray [PGenNum-5] = pgMode1[19];
  350. assign pgEnEdgeArray [PGenNum-6] = pgMode1[18];
  351. assign pgEnEdgeArray [PGenNum-7] = pgMode1[17];
  352. assign pgRstArray [PGenNum-1] = pgMode1[6];
  353. assign pgRstArray [PGenNum-2] = pgMode1[5];
  354. assign pgRstArray [PGenNum-3] = pgMode1[4];
  355. assign pgRstArray [PGenNum-4] = pgMode1[3];
  356. assign pgRstArray [PGenNum-5] = pgMode1[2];
  357. assign pgRstArray [PGenNum-6] = pgMode1[1];
  358. assign pgRstArray [PGenNum-7] = pgMode1[0];
  359. assign pgMuxCtrlArray [PGenNum-1] = muxCtrl1[19:15];
  360. assign pgMuxCtrlArray [PGenNum-2] = muxCtrl1[14:10];
  361. assign pgMuxCtrlArray [PGenNum-3] = muxCtrl1[9:5];
  362. assign pgMuxCtrlArray [PGenNum-4] = muxCtrl1[4:0];
  363. assign pgMuxCtrlArray [PGenNum-5] = muxCtrl2[19:15];
  364. assign pgMuxCtrlArray [PGenNum-6] = muxCtrl2[14:10];
  365. assign pgMuxCtrlArray [PGenNum-7] = muxCtrl2[9:5];
  366. assign extTrigMuxCtrlArray [TrigPortsNum-1] = muxCtrl4[19:15];
  367. assign extTrigMuxCtrlArray [TrigPortsNum-2] = muxCtrl4[14:10];
  368. assign extTrigMuxCtrlArray [TrigPortsNum-3] = muxCtrl4[9:5];
  369. assign extTrigMuxCtrlArray [TrigPortsNum-4] = muxCtrl4[4:0];
  370. assign extTrigMuxCtrlArray [TrigPortsNum-5] = muxCtrl3[9:5];
  371. assign extTrigMuxCtrlArray [TrigPortsNum-6] = muxCtrl3[4:0];
  372. assign pgP1DelArray[PGenNum-1] = {pG7P123Del[7:0],pG7P1Del};
  373. assign pgP1DelArray[PGenNum-2] = {pG6P123Del[7:0],pG6P1Del};
  374. assign pgP1DelArray[PGenNum-3] = {pG5P123Del[7:0],pG5P1Del};
  375. assign pgP1DelArray[PGenNum-4] = {pG4P123Del[7:0],pG4P1Del};
  376. assign pgP1DelArray[PGenNum-5] = {pG3P123Del[7:0],pG3P1Del};
  377. assign pgP1DelArray[PGenNum-6] = {pG2P123Del[7:0],pG2P1Del};
  378. assign pgP1DelArray[PGenNum-7] = {pG1P123Del[7:0],pG1P1Del};
  379. assign pgP2DelArray[PGenNum-1] = {pG7P123Del[15:8],pG7P2Del};
  380. assign pgP2DelArray[PGenNum-2] = {pG6P123Del[15:8],pG6P2Del};
  381. assign pgP2DelArray[PGenNum-3] = {pG5P123Del[15:8],pG5P2Del};
  382. assign pgP2DelArray[PGenNum-4] = {pG4P123Del[15:8],pG4P2Del};
  383. assign pgP2DelArray[PGenNum-5] = {pG3P123Del[15:8],pG3P2Del};
  384. assign pgP2DelArray[PGenNum-6] = {pG2P123Del[15:8],pG2P2Del};
  385. assign pgP2DelArray[PGenNum-7] = {pG1P123Del[15:8],pG1P2Del};
  386. assign pgP3DelArray[PGenNum-1] = {pG7P123Del[23:16],pG7P3Del};
  387. assign pgP3DelArray[PGenNum-2] = {pG6P123Del[23:16],pG6P3Del};
  388. assign pgP3DelArray[PGenNum-3] = {pG5P123Del[23:16],pG5P3Del};
  389. assign pgP3DelArray[PGenNum-4] = {pG4P123Del[23:16],pG4P3Del};
  390. assign pgP3DelArray[PGenNum-5] = {pG3P123Del[23:16],pG3P3Del};
  391. assign pgP3DelArray[PGenNum-6] = {pG2P123Del[23:16],pG2P3Del};
  392. assign pgP3DelArray[PGenNum-7] = {pG1P123Del[23:16],pG1P3Del};
  393. assign pgP1WidthArray[PGenNum-1] = {pG7P123Width[7:0],pG7P1Width};
  394. assign pgP1WidthArray[PGenNum-2] = {pG6P123Width[7:0],pG6P1Width};
  395. assign pgP1WidthArray[PGenNum-3] = {pG5P123Width[7:0],pG5P1Width};
  396. assign pgP1WidthArray[PGenNum-4] = {pG4P123Width[7:0],pG4P1Width};
  397. assign pgP1WidthArray[PGenNum-5] = {pG3P123Width[7:0],pG3P1Width};
  398. assign pgP1WidthArray[PGenNum-6] = {pG2P123Width[7:0],pG2P1Width};
  399. assign pgP1WidthArray[PGenNum-7] = {pG1P123Width[7:0],pG1P1Width};
  400. assign pgP2WidthArray[PGenNum-1] = {pG7P123Width[15:8],pG7P2Width};
  401. assign pgP2WidthArray[PGenNum-2] = {pG6P123Width[15:8],pG6P2Width};
  402. assign pgP2WidthArray[PGenNum-3] = {pG5P123Width[15:8],pG5P2Width};
  403. assign pgP2WidthArray[PGenNum-4] = {pG4P123Width[15:8],pG4P2Width};
  404. assign pgP2WidthArray[PGenNum-5] = {pG3P123Width[15:8],pG3P2Width};
  405. assign pgP2WidthArray[PGenNum-6] = {pG2P123Width[15:8],pG2P2Width};
  406. assign pgP2WidthArray[PGenNum-7] = {pG1P123Width[15:8],pG1P2Width};
  407. assign pgP3WidthArray[PGenNum-1] = {pG7P123Width[23:16],pG7P3Width};
  408. assign pgP3WidthArray[PGenNum-2] = {pG6P123Width[23:16],pG6P3Width};
  409. assign pgP3WidthArray[PGenNum-3] = {pG5P123Width[23:16],pG5P3Width};
  410. assign pgP3WidthArray[PGenNum-4] = {pG4P123Width[23:16],pG4P3Width};
  411. assign pgP3WidthArray[PGenNum-5] = {pG3P123Width[23:16],pG3P3Width};
  412. assign pgP3WidthArray[PGenNum-6] = {pG2P123Width[23:16],pG2P3Width};
  413. assign pgP3WidthArray[PGenNum-7] = {pG1P123Width[23:16],pG1P3Width};
  414. assign adcDataBus [ChNum-4] = adc1ChT1Data;
  415. assign adcDataBus [ChNum-3] = adc1ChR1Data;
  416. assign adcDataBus [ChNum-2] = adc2ChR2Data;
  417. assign adcDataBus [ChNum-1] = adc2ChT2Data;
  418. assign gainManual [ChNum-4] = gainCtrl[5];
  419. assign gainManual [ChNum-3] = gainCtrl[4];
  420. assign gainManual [ChNum-2] = gainCtrl[6];
  421. assign gainManual [ChNum-1] = gainCtrl[7];
  422. assign gainAutoEn [ChNum-4] = gainCtrl[1];
  423. assign gainAutoEn [ChNum-3] = gainCtrl[0];
  424. assign gainAutoEn [ChNum-2] = gainCtrl[2];
  425. assign gainAutoEn [ChNum-1] = gainCtrl[3];
  426. assign Adc1InitMosi_o = adcInitMosi;
  427. assign Adc2InitMosi_o = adcInitMosi;
  428. assign Adc1InitClk_o = adcInitSck;
  429. assign Adc2InitClk_o = adcInitSck;
  430. assign Adc1InitCs_o = adc0InitCs;
  431. assign Adc2InitCs_o = adc1InitCs;
  432. assign Adc1InitRst_o = adcCtrl[0];
  433. assign Adc2InitRst_o = adcCtrl[0];
  434. assign Led_o = ledReg |(|ampEnNewStates);
  435. assign EndMeas_o = stopMeas|stopMeasR; //stretching pulse for 1 more clk period
  436. assign gainLowThresholdBus [ChNum-4] = gainLowThreshT1;
  437. assign gainLowThresholdBus [ChNum-3] = gainLowThreshR1;
  438. assign gainLowThresholdBus [ChNum-2] = gainLowThreshR2;
  439. assign gainLowThresholdBus [ChNum-1] = gainLowThreshT2;
  440. assign gainHighThresholdBus [ChNum-4] = gainHighThreshT1;
  441. assign gainHighThresholdBus [ChNum-3] = gainHighThreshR1;
  442. assign gainHighThresholdBus [ChNum-2] = gainHighThreshR2;
  443. assign gainHighThresholdBus [ChNum-1] = gainHighThreshT2;
  444. assign AmpEn_o [3] = ~ampEnNewStates[3];
  445. assign AmpEn_o [2] = ~ampEnNewStates[2];
  446. assign AmpEn_o [1] = ~ampEnNewStates[0];
  447. assign AmpEn_o [0] = ~ampEnNewStates[1];
  448. assign Overload_o = overCtrlR;
  449. assign Mod_o = fastMod;
  450. assign PortSel_o = ~modKeyCtrl[1:0];
  451. assign Trig6to1Dir_o [0] = !measCtrl[16];
  452. assign Trig6to1Dir_o [1] = !measCtrl[17];
  453. assign Trig6to1Dir_o [2] = !measCtrl[18];
  454. assign Trig6to1Dir_o [3] = !measCtrl[19];
  455. assign Trig6to1Dir_o [4] = !measCtrl[20];
  456. assign Trig6to1Dir_o [5] = !measCtrl[21];
  457. assign Trig6to1_io [0] = (measCtrl[16]) ? 1'bz:extPortsMuxedOut[0]; //1 - in, 0 - out
  458. assign Trig6to1_io [1] = (measCtrl[17]) ? 1'bz:extPortsMuxedOut[1]; //1 - in, 0 - out
  459. assign Trig6to1_io [2] = (measCtrl[18]) ? 1'bz:extPortsMuxedOut[2]; //1 - in, 0 - out
  460. assign Trig6to1_io [3] = (measCtrl[19]) ? 1'bz:extPortsMuxedOut[3]; //1 - in, 0 - out
  461. assign Trig6to1_io [4] = (measCtrl[20]) ? 1'bz:extPortsMuxedOut[4]; //1 - in, 0 - out
  462. assign Trig6to1_io [5] = (measCtrl[21]) ? 1'bz:extPortsMuxedOut[5]; //1 - in, 0 - out
  463. //================================================================================
  464. // CODING
  465. //================================================================================
  466. integer m;
  467. always @(posedge gclk) begin //stretching pulse
  468. stopMeasR <= stopMeas;
  469. end
  470. //--------------------------------------------------------------------------------
  471. // Data Receiving Interface
  472. //--------------------------------------------------------------------------------
  473. IBUFDS
  474. #(
  475. .DIFF_TERM ("FALSE")
  476. )
  477. iobdds_50m_in
  478. (
  479. .I (ClkP_i),
  480. .IB (ClkN_i),
  481. .O (gclk)
  482. );
  483. Clk200Gen Clk200Gen
  484. (
  485. .Clk_i (gclk),
  486. .Rst_i (initRst),
  487. .Clk200_o (refClk),
  488. .Clk10Timers_o (TimersClk_o),
  489. .Clk150_o (windClk150),
  490. .Locked_o (Locked200)
  491. );
  492. AdcDataInterface
  493. #(
  494. .AdcDataWidth (AdcDataWidth),
  495. .ChNum (ChNum),
  496. .Ratio (Ratio)
  497. )
  498. AdcDataInterface
  499. (
  500. .Clk_i (gclk),
  501. .RefClk_i (refClk),
  502. .Locked_i (Locked200),
  503. .Rst_i (initRst),
  504. .Adc1FclkP_i (Adc1FclkP_i),
  505. .Adc1FclkN_i (Adc1FclkN_i),
  506. .testAdc (AdcData_i),
  507. .Adc1DataDa0P_i (Adc1DataDa0P_i),
  508. .Adc1DataDa0N_i (Adc1DataDa0N_i),
  509. .Adc1DataDa1P_i (Adc1DataDa1P_i),
  510. .Adc1DataDa1N_i (Adc1DataDa1N_i),
  511. .Adc1DataDb0P_i (Adc1DataDb0P_i),
  512. .Adc1DataDb0N_i (Adc1DataDb0N_i),
  513. .Adc1DataDb1P_i (Adc1DataDb1P_i),
  514. .Adc1DataDb1N_i (Adc1DataDb1N_i),
  515. .Adc2FclkP_i (Adc2FclkP_i),
  516. .Adc2FclkN_i (Adc2FclkN_i),
  517. .Adc2DataDa0P_i (Adc2DataDa0P_i),
  518. .Adc2DataDa0N_i (Adc2DataDa0N_i),
  519. .Adc2DataDa1P_i (Adc2DataDa1P_i),
  520. .Adc2DataDa1N_i (Adc2DataDa1N_i),
  521. .Adc2DataDb0P_i (Adc2DataDb0P_i),
  522. .Adc2DataDb0N_i (Adc2DataDb0N_i),
  523. .Adc2DataDb1P_i (Adc2DataDb1P_i),
  524. .Adc2DataDb1N_i (Adc2DataDb1N_i),
  525. .Adc1ChT1Data_o (adc1ChT1Data),
  526. .Adc1ChR1Data_o (adc1ChR1Data),
  527. .Adc2ChR2Data_o (adc2ChR2Data),
  528. .Adc2ChT2Data_o (adc2ChT2Data)
  529. );
  530. //--------------------------------------------------------------------------------
  531. // External DSP Interface
  532. //--------------------------------------------------------------------------------
  533. DspInterface
  534. #(
  535. .ODataWidth (LpDataWidth),
  536. .ResultWidth (ResultWidth),
  537. .ChNum (ChNum),
  538. .CmdRegWidth (CmdRegWidth),
  539. .CmdDataRegWith (CmdDataRegWith),
  540. .HeaderWidth (HeaderWidth),
  541. .DataCntWidth (DataCntWidth)
  542. )
  543. ExternalDspInterface
  544. (
  545. .Clk_i (gclk),
  546. .Rst_i (initRst),
  547. .OscWind_i (oscWind),
  548. .StartMeasDsp_i (startMeasSync),
  549. .DspReadyForRx_i (DspReadyForRx_i),
  550. .MeasNum_i ({measNum2[7:0],measNum1}),
  551. .Mosi_i (Mosi_i),
  552. .Sck_i (Sck_i),
  553. .Ss_i (Ss_i),
  554. .Mode_i (measCtrl[0]),
  555. .PortSel_i (measCtrl[23:22]),
  556. .DecimFactor_i (measCtrl[3:1]),
  557. .IfFtwL_i (ifFtwL),
  558. .IfFtwH_i (ifFtwH),
  559. .OscDataRdFlag_o (oscDataRdFlag),
  560. // .Adc1ChT1Data_i (adc1ChT1Data),
  561. // .Adc1ChR1Data_i (adc1ChR1Data),
  562. // .Adc2ChR2Data_i (adc2ChT2Data),
  563. // .Adc2ChT2Data_i (adc2ChR2Data),
  564. .Adc1ChT1Data_i (AdcData_i),
  565. .Adc1ChR1Data_i (AdcData_i),
  566. .Adc2ChR2Data_i (AdcData_i),
  567. .Adc2ChT2Data_i (AdcData_i),
  568. // .Adc1ChT1Data_i (14'h1fff),
  569. // .Adc1ChR1Data_i (14'h257f),
  570. // .Adc2ChR2Data_i (14'h1001),
  571. // .Adc2ChT2Data_i (14'h25f8),
  572. .Mosi_o (adcInitMosi),
  573. .Sck_o (adcInitSck),
  574. .Ss0_o (adc0InitCs),
  575. .Ss1_o (adc1InitCs),
  576. .Miso_i (Miso_i),
  577. .Miso_o (Miso_o),
  578. .CmdDataReg_o (cmdDataReg),
  579. .CmdDataVal_o (cmdDataVal),
  580. .AnsReg_i (ansReg),
  581. .AnsAddr_o (ansAddr),
  582. .LpOutFs_o (LpOutFs_o),
  583. .LpOutClk_o (LpOutClk_o),
  584. .LpOutData_o (LpOutData_o),
  585. .Adc1T1ImResult_i (adc1ImT1),
  586. .Adc1T1ReResult_i (adc1ReT1),
  587. .Adc1R1ImResult_i (adc1ImR1),
  588. .Adc1R1ReResult_i (adc1ReR1),
  589. .Adc2R2ImResult_i (adc2ImR2),
  590. .Adc2R2ReResult_i (adc2ReR2),
  591. .Adc2T2ImResult_i (adc2ImT2),
  592. .Adc2T2ReResult_i (adc2ReT2),
  593. .ServiseRegData_i (ampEnNewStates),
  594. .LpOutStart_i (measDataRdy)
  595. );
  596. //--------------------------------------------------------------------------------
  597. // Internal DSP calculation module
  598. //--------------------------------------------------------------------------------
  599. always @(posedge gclk) begin
  600. if (!initRst) begin
  601. startMeasSync <= StartMeas_i;
  602. end else begin
  603. startMeasSync <= 1'b0;
  604. end
  605. end
  606. // NcoRstGen NcoRstGenInst
  607. // (
  608. // .Clk_i (gclk),
  609. // .Rst_i (initRst),
  610. // .NcoPhInc_i ({ifFtwH[0+:PhIncWidth-CmdDataRegWith],ifFtwL}),
  611. // .StartMeasEvent_i (startMeasEvent),
  612. // .NcoRst_o (ncoRst),
  613. // .StartMeasEvent_o (intTrig1)
  614. // );
  615. NcoRstGenV2 NcoRstGenInst
  616. (
  617. .Clk_i (gclk),
  618. .Rst_i (initRst),
  619. .NcoPhInc_i ({ifFtwH[0+:PhIncWidth-CmdDataRegWith],ifFtwL}),
  620. .StartMeasEvent_i (startMeasEvent),
  621. .NcoRst_o (ncoRst),
  622. .StartMeasEvent_o (intTrig1)
  623. );
  624. InternalDsp
  625. #(
  626. .AdcDataWidth (AdcDataWidth),
  627. .ChNum (ChNum),
  628. .ResultWidth (ResultWidth),
  629. .CmdDataRegWith (CmdDataRegWith)
  630. )
  631. InternalDsp
  632. (
  633. .Clk_i (gclk),
  634. .WindCalcClk_i (windClk150),
  635. .Rst_i (initRst),
  636. .NcoRst_i (ncoRst),
  637. .OscWind_o (oscWind),
  638. .Adc1ChT1Data_i (adc1ChT1Data), //T1
  639. .Adc1ChR1Data_i (adc1ChR1Data), //R1
  640. .Adc2ChR2Data_i (adc2ChR2Data), //R2
  641. .Adc2ChT2Data_i (adc2ChT2Data), //T2
  642. // .Adc1ChT1Data_i (AdcData_i), //T1
  643. // .Adc1ChR1Data_i (AdcData_i), //R1
  644. // .Adc2ChR2Data_i (AdcData_i), //R2
  645. // .Adc2ChT2Data_i (AdcData_i), //T2
  646. .GatingPulse_i (gatingPulse),
  647. .StartMeas_i (measStart),
  648. .StartMeasDsp_i (startMeasSync),
  649. .OscDataRdFlag_i (oscDataRdFlag),
  650. .MeasNum_i ({measNum2[7:0],measNum1}),
  651. .MeasCtrl_i (measCtrl),
  652. .FilterCorrCoefH_i (filterCorrCoefH),
  653. .FilterCorrCoefL_i (filterCorrCoefL),
  654. .CalModeEn_i (adcCtrl[1]),
  655. .CalModeDone_o (calDone),
  656. .IfFtwL_i (ifFtwL),
  657. .IfFtwH_i (ifFtwH),
  658. .NcoSin_o (ncoSin),
  659. .NcoCos_o (ncoCos),
  660. .Adc1ImT1Data_o (adc1ImT1),
  661. .Adc1ReT1Data_o (adc1ReT1),
  662. .Adc1ImR1Data_o (adc1ImR1),
  663. .Adc1ReR1Data_o (adc1ReR1),
  664. .Adc2ImR2Data_o (adc2ImR2),
  665. .Adc2ReR2Data_o (adc2ReR2),
  666. .Adc2ImT2Data_o (adc2ImT2),
  667. .Adc2ReT2Data_o (adc2ReT2),
  668. .MeasDataRdy_o (measDataRdy),
  669. .EndMeas_o (stopMeas),
  670. .MeasWind_o (measWind),
  671. .MeasEnd_o (measEnd),
  672. .SampleStrobeGenRst_o (sampleStrobeGenRst)
  673. );
  674. //--------------------------------------------------------------------------------
  675. // Reg Map With Config Registers
  676. //--------------------------------------------------------------------------------
  677. RegMap
  678. #(
  679. .CmdRegWidth (CmdRegWidth),
  680. .HeaderWidth (HeaderWidth),
  681. .CmdDataRegWith (CmdDataRegWith)
  682. )
  683. RegMapInst
  684. (
  685. .Clk_i (gclk),
  686. .Rst_i (initRst),
  687. .PGenRstDone_i (pGenRstDone),
  688. .Val_i (cmdDataVal),
  689. .CalDone_i (calDone),
  690. .Data_i (cmdDataReg),
  691. .AnsAddr_i (ansAddr),
  692. .AnsDataReg_o (ansReg),
  693. .OverCtrlReg_i (overCtrl),
  694. .GainCtrlReg_o (gainCtrl),
  695. .GainLowThreshT1Reg_o (gainLowThreshT1),
  696. .GainHighThreshT1Reg_o (gainHighThreshT1),
  697. .GainLowThreshR1Reg_o (gainLowThreshR1),
  698. .GainHighThreshR1Reg_o (gainHighThreshR1),
  699. .GainLowThreshT2Reg_o (gainLowThreshT2),
  700. .GainHighThreshT2Reg_o (gainHighThreshT2),
  701. .GainLowThreshR2Reg_o (gainLowThreshR2),
  702. .GainHighThreshR2Reg_o (gainHighThreshR2),
  703. .OverThreshReg_o (overThresh),
  704. .DitherCtrlReg_o (ditherCtrl),
  705. .MeasCtrlReg_o (measCtrl),
  706. .AdcCtrlReg_o (adcCtrl),
  707. .AdcDirectRd0Reg_o (adcDirectRd0),
  708. .AdcDirectRd1Reg_o (adcDirectRd1),
  709. .IfFtwRegL_o (ifFtwL),
  710. .IfFtwRegH_o (ifFtwH),
  711. .FilterCorrCoefRegL_o (filterCorrCoefL),
  712. .FilterCorrCoefRegH_o (filterCorrCoefH),
  713. .DspTrigInReg_o (dspTrigIn),
  714. .DspTrigOutReg_o (dspTrigOut),
  715. .DspTrigIn1Reg_o (dspTrigIn1),
  716. .DspTrigIn2Reg_o (dspTrigIn2),
  717. .DspTrigOut1Reg_o (dspTrigOut1),
  718. .DspTrigOut2Reg_o (dspTrigOut2),
  719. .PG1P1DelayReg_o (pG1P1Del),
  720. .PG1P2DelayReg_o (pG1P2Del),
  721. .PG1P3DelayReg_o (pG1P3Del),
  722. .PG1P123DelayReg_o (pG1P123Del),
  723. .PG1P1WidthReg_o (pG1P1Width),
  724. .PG1P2WidthReg_o (pG1P2Width),
  725. .PG1P3WidthReg_o (pG1P3Width),
  726. .PG1P123WidthReg_o (pG1P123Width),
  727. //PG2 Regs
  728. .PG2P1DelayReg_o (pG2P1Del),
  729. .PG2P2DelayReg_o (pG2P2Del),
  730. .PG2P3DelayReg_o (pG2P3Del),
  731. .PG2P123DelayReg_o (pG2P123Del),
  732. .PG2P1WidthReg_o (pG2P1Width),
  733. .PG2P2WidthReg_o (pG2P2Width),
  734. .PG2P3WidthReg_o (pG2P3Width),
  735. .PG2P123WidthReg_o (pG2P123Width),
  736. //PG3 Regs
  737. .PG3P1DelayReg_o (pG3P1Del),
  738. .PG3P2DelayReg_o (pG3P2Del),
  739. .PG3P3DelayReg_o (pG3P3Del),
  740. .PG3P123DelayReg_o (pG3P123Del),
  741. .PG3P1WidthReg_o (pG3P1Width),
  742. .PG3P2WidthReg_o (pG3P2Width),
  743. .PG3P3WidthReg_o (pG3P3Width),
  744. .PG3P123WidthReg_o (pG3P123Width),
  745. //PG4 Regs
  746. .PG4P1DelayReg_o (pG4P1Del),
  747. .PG4P2DelayReg_o (pG4P2Del),
  748. .PG4P3DelayReg_o (pG4P3Del),
  749. .PG4P123DelayReg_o (pG4P123Del),
  750. .PG4P1WidthReg_o (pG4P1Width),
  751. .PG4P2WidthReg_o (pG4P2Width),
  752. .PG4P3WidthReg_o (pG4P3Width),
  753. .PG4P123WidthReg_o (pG4P123Width),
  754. //PG5 Regs
  755. .PG5P1DelayReg_o (pG5P1Del),
  756. .PG5P2DelayReg_o (pG5P2Del),
  757. .PG5P3DelayReg_o (pG5P3Del),
  758. .PG5P123DelayReg_o (pG5P123Del),
  759. .PG5P1WidthReg_o (pG5P1Width),
  760. .PG5P2WidthReg_o (pG5P2Width),
  761. .PG5P3WidthReg_o (pG5P3Width),
  762. .PG5P123WidthReg_o (pG5P123Width),
  763. //PG6 Regs
  764. .PG6P1DelayReg_o (pG6P1Del),
  765. .PG6P2DelayReg_o (pG6P2Del),
  766. .PG6P3DelayReg_o (pG6P3Del),
  767. .PG6P123DelayReg_o (pG6P123Del),
  768. .PG6P1WidthReg_o (pG6P1Width),
  769. .PG6P2WidthReg_o (pG6P2Width),
  770. .PG6P3WidthReg_o (pG6P3Width),
  771. .PG6P123WidthReg_o (pG6P123Width),
  772. //PG7 Regs
  773. .PG7P1DelayReg_o (pG7P1Del),
  774. .PG7P2DelayReg_o (pG7P2Del),
  775. .PG7P3DelayReg_o (pG7P3Del),
  776. .PG7P123DelayReg_o (pG7P123Del),
  777. .PG7P1WidthReg_o (pG7P1Width),
  778. .PG7P2WidthReg_o (pG7P2Width),
  779. .PG7P3WidthReg_o (pG7P3Width),
  780. .PG7P123WidthReg_o (pG7P123Width),
  781. .MeasNum1Reg_o (measNum1),
  782. .MeasNum2Reg_o (measNum2),
  783. .PgMode0Reg_o (pgMode0),
  784. .PgMode1Reg_o (pgMode1),
  785. .MuxCtrl1Reg_o (muxCtrl1),
  786. .MuxCtrl2Reg_o (muxCtrl2),
  787. .MuxCtrl3Reg_o (muxCtrl3),
  788. .MuxCtrl4Reg_o (muxCtrl4)
  789. );
  790. //--------------------------------------------------------------------------------
  791. // Global FPGA reset generator
  792. //--------------------------------------------------------------------------------
  793. InitRst FpgaInitRst
  794. (
  795. .clk_i (gclk),
  796. .signal_o (initRst)
  797. );
  798. //--------------------------------------------------------------------------------
  799. // ADC overload detection
  800. //--------------------------------------------------------------------------------
  801. genvar i;
  802. generate
  803. for (i=0; i<ChNum; i=i+1) begin :OverControl
  804. OverloadDetect
  805. #(
  806. .ThresholdWidth (ThresholdWidth),
  807. .AdcDataWidth (AdcDataWidth),
  808. .MeasPeriod (MeasPeriod)
  809. )
  810. OverloadDetect
  811. (
  812. .Rst_i (initRst),
  813. .Clk_i (gclk),
  814. .AdcData_i (adcDataBus[i]),
  815. .OverThreshold_i (overThresh),
  816. .Overload_o (overCtrlChannels[i])
  817. );
  818. end
  819. endgenerate
  820. //--------------------------------------------------------------------------------
  821. // Gain Control module
  822. //--------------------------------------------------------------------------------
  823. genvar g;
  824. generate
  825. for (g=0; g<ChNum; g=g+1) begin :GainControl
  826. GainControlWrapper
  827. #(
  828. .AdcDataWidth (AdcDataWidth),
  829. .ThresholdWidth (ThresholdWidth),
  830. .PhIncWidth (PhIncWidth),
  831. .IfNcoOutWidth (NcoWidth),
  832. .MeasPeriod (MeasPeriod)
  833. )
  834. GainControlModule
  835. (
  836. .Rst_i (initRst),
  837. .Clk_i (gclk),
  838. .StartMeas_i (sampleStrobe),
  839. .NcoSin_i (ncoSin),
  840. .NcoCos_i (ncoCos),
  841. .AdcData_i (adcDataBus[g]),
  842. // .AdcData_i (AdcData_i),
  843. .GainLowThreshold_i (gainLowThresholdBus[g]),
  844. .GainHighThreshold_i(gainHighThresholdBus[g]),
  845. .GainAutoEn_i (gainAutoEn[g]),
  846. .GainManualState_i (gainManual[g]),
  847. .AmpEnNewState_o (ampEnNewStates[g]),
  848. .SensEn_o (sensEn[g]),
  849. .MeasStart_o (measStartBus[g])
  850. );
  851. end
  852. endgenerate
  853. StartAfterGainSel
  854. #(
  855. .ChNum (ChNum)
  856. )
  857. StartAfterGainSelInst
  858. (
  859. .Rst_i (initRst),
  860. .GainCtrl_i (gainAutoEn),
  861. .MeasStart_i (measStartBus),
  862. .MeasStart_o (measStart)
  863. );
  864. //--------------------------------------------------------------------------------
  865. // Trig TO/FROM DSP
  866. //--------------------------------------------------------------------------------
  867. Mux
  868. #(
  869. .CmdRegWidth (CmdRegWidth),
  870. .PGenNum (PGenNum),
  871. .TrigPortsNum (TrigPortsNum)
  872. )
  873. DspTrigMux
  874. (
  875. .Rst_i (initRst),
  876. .MuxCtrl_i (measNum2[13:9]),
  877. .DspTrigOut_i (1'b0),
  878. .DspStartCmd_i (1'b0),
  879. .IntTrig_i (1'b0),
  880. .IntTrig2_i (1'b0),
  881. .PulseBus_i (7'd0),
  882. .ExtPortsBus_i (Trig6to1_io),
  883. .MuxOut_o (DspTrigIn_o)
  884. );
  885. //--------------------------------------------------------------------------------
  886. // Dither Gen
  887. //--------------------------------------------------------------------------------
  888. DitherGenv2 DitherGenInst
  889. (
  890. .Rst_i (initRst),
  891. .Clk_i (gclk),
  892. .DitherCmd_i (ditherCtrl),
  893. .DitherCtrlT2R2_o (DitherCtrlCh1_o),
  894. .DitherCtrlT1R1_o (DitherCtrlCh2_o)
  895. );
  896. //--------------------------------------------------------------------------------
  897. // MeasTrigMux
  898. //--------------------------------------------------------------------------------
  899. Mux
  900. #(
  901. .CmdRegWidth (CmdRegWidth),
  902. .PGenNum (PGenNum),
  903. .TrigPortsNum (TrigPortsNum)
  904. )
  905. MeasTrigMux
  906. (
  907. .Rst_i (initRst),
  908. .MuxCtrl_i (muxCtrl3[14:10]),
  909. .DspTrigOut_i (1'b0),
  910. .DspStartCmd_i (startMeasSync),
  911. .IntTrig_i (1'b0),
  912. .IntTrig2_i (1'b0),
  913. .PulseBus_i (7'b0),
  914. .ExtPortsBus_i (Trig6to1_io),
  915. .MuxOut_o (measTrig)
  916. );
  917. //--------------------------------------------------------------------------------
  918. // MeasStartEventGen
  919. //--------------------------------------------------------------------------------
  920. MeasStartEventGen MeasStartEventGenInst
  921. (
  922. .Rst_i (initRst),
  923. .Clk_i (gclk),
  924. .MeasTrig_i (measTrig),
  925. .StartMeasDsp_i (startMeasSync),
  926. .StartMeasEvent_o (startMeasEvent),
  927. .InitTrig_o ()
  928. );
  929. //--------------------------------------------------------------------------------
  930. // IntTrig2 Mux
  931. //--------------------------------------------------------------------------------
  932. TrigInt2Mux
  933. #(
  934. .PGenNum (PGenNum)
  935. )
  936. InitTrig2Mux
  937. (
  938. .Rst_i (initRst),
  939. .MuxCtrl_i (muxCtrl3[23:20]),
  940. .PulseBus_i (pulseBus),
  941. .MuxOut_o (trigForIntTrig2)
  942. );
  943. //--------------------------------------------------------------------------------
  944. // MeasStartEventGen
  945. //--------------------------------------------------------------------------------
  946. MeasStartEventGen IntTrig2GenInst
  947. (
  948. .Rst_i (initRst),
  949. .Clk_i (gclk),
  950. .MeasTrig_i (trigForIntTrig2),
  951. // .StartMeasDsp_i (startMeasEvent),
  952. .StartMeasDsp_i (intTrig1),
  953. .StartMeasEvent_o (),
  954. .InitTrig_o (intTrig2)
  955. );
  956. //--------------------------------------------------------------------------------
  957. // Pulse Meas modules
  958. //--------------------------------------------------------------------------------
  959. //--------------------------------------------------------------------------------
  960. // Pulse Gens
  961. //--------------------------------------------------------------------------------
  962. PGenRstGenerator PGenRstGen
  963. (
  964. .Rst_i (initRst),
  965. .Clk_i (gclk),
  966. .PGenRst_i (pgRstArray),
  967. .PGenRst_o (pGenRst),
  968. .RstDone_o (pGenRstDone)
  969. );
  970. genvar j;
  971. generate
  972. for (j=0; j<PGenNum; j=j+1) begin :PGen
  973. Mux
  974. #(
  975. .CmdRegWidth (CmdRegWidth),
  976. .PGenNum (PGenNum),
  977. .TrigPortsNum (TrigPortsNum)
  978. )
  979. PulseGenMux
  980. (
  981. .Rst_i (initRst),
  982. .MuxCtrl_i (pgMuxCtrlArray[j]),
  983. .DspTrigOut_i (1'b0),
  984. .DspStartCmd_i (1'b0),
  985. .IntTrig_i (intTrig1),
  986. .IntTrig2_i (intTrig2),
  987. .PulseBus_i (pulseBus),
  988. .ExtPortsBus_i (Trig6to1_io),
  989. .MuxOut_o (pgMuxedOut[j])
  990. );
  991. PulseGen
  992. #(
  993. .CmdRegWidth (CmdRegWidth)
  994. )
  995. PulseGenerator
  996. (
  997. .Rst_i (initRst|pGenRst[j]|pGenMeasRst[j]),
  998. .Clk_i (gclk),
  999. .EnPulse_i (pgMuxedOut[j]),
  1000. .PulsePol_i (pgPulsePolArray[j]),
  1001. .EnEdge_i (pgEnEdgeArray[j]),
  1002. .Mode_i (pgModeArray[j]),
  1003. .P1Del_i (pgP1DelArray[j]),
  1004. .P2Del_i (pgP2DelArray[j]),
  1005. .P3Del_i (pgP3DelArray[j]),
  1006. .P1Width_i (pgP1WidthArray[j]),
  1007. .P2Width_i (pgP2WidthArray[j]),
  1008. .P3Width_i (pgP3WidthArray[j]),
  1009. .Pulse_o (pulseBus[j])
  1010. );
  1011. end
  1012. endgenerate
  1013. //--------------------------------------------------------------------------------
  1014. // External ports mux
  1015. //--------------------------------------------------------------------------------
  1016. genvar l;
  1017. generate
  1018. for (l=0; l<TrigPortsNum; l=l+1) begin :ExtPortsMux
  1019. Mux
  1020. #(
  1021. .CmdRegWidth (CmdRegWidth),
  1022. .PGenNum (PGenNum),
  1023. .TrigPortsNum (TrigPortsNum)
  1024. )
  1025. ExtPortsMux
  1026. (
  1027. .Rst_i (initRst),
  1028. .MuxCtrl_i (extTrigMuxCtrlArray[l]),
  1029. .DspTrigOut_i (DspTrigOut_i),
  1030. .DspStartCmd_i (startMeasSync), //tut nichego nebilo 14.02.2023 zamknul suda startMeasSync
  1031. .IntTrig_i (intTrig1),
  1032. .IntTrig2_i (intTrig2),
  1033. .PulseBus_i (pulseBus),
  1034. .ExtPortsBus_i (Trig6to1_io),
  1035. .MuxOut_o (extPortsMuxedOut[l])
  1036. );
  1037. end
  1038. endgenerate
  1039. //--------------------------------------------------------------------------------
  1040. // SlowMod Out Muxer
  1041. //--------------------------------------------------------------------------------
  1042. Mux
  1043. #(
  1044. .CmdRegWidth (CmdRegWidth),
  1045. .PGenNum (PGenNum),
  1046. .TrigPortsNum (TrigPortsNum)
  1047. )
  1048. SlowModMux
  1049. (
  1050. .Rst_i (initRst),
  1051. .MuxCtrl_i (measNum2[18:14]),
  1052. .DspTrigOut_i (1'b0),
  1053. .DspStartCmd_i (1'b0),
  1054. .IntTrig_i (1'b0),
  1055. .IntTrig2_i (1'b0),
  1056. .PulseBus_i (pulseBus),
  1057. .ExtPortsBus_i (Trig6to1_io),
  1058. .MuxOut_o (slowMod)
  1059. );
  1060. //--------------------------------------------------------------------------------
  1061. // FastMod Out Muxer
  1062. //--------------------------------------------------------------------------------
  1063. Mux
  1064. #(
  1065. .CmdRegWidth (CmdRegWidth),
  1066. .PGenNum (PGenNum),
  1067. .TrigPortsNum (TrigPortsNum)
  1068. )
  1069. FastModMux
  1070. (
  1071. .Rst_i (initRst),
  1072. .MuxCtrl_i (measNum2[23:19]),
  1073. .DspTrigOut_i (1'b0),
  1074. .DspStartCmd_i (1'b0),
  1075. .IntTrig_i (1'b0),
  1076. .IntTrig2_i (1'b0),
  1077. .PulseBus_i (pulseBus),
  1078. .ExtPortsBus_i (Trig6to1_io),
  1079. .MuxOut_o (fastMod)
  1080. );
  1081. //--------------------------------------------------------------------------------
  1082. // Software Gating
  1083. //--------------------------------------------------------------------------------
  1084. Mux
  1085. #(
  1086. .CmdRegWidth (CmdRegWidth),
  1087. .PGenNum (PGenNum),
  1088. .TrigPortsNum (TrigPortsNum)
  1089. )
  1090. GatingMux
  1091. (
  1092. .Rst_i (initRst),
  1093. .MuxCtrl_i (muxCtrl3[19:15]),
  1094. .DspTrigOut_i (1'b0),
  1095. .DspStartCmd_i (1'b0),
  1096. .IntTrig_i (1'b0),
  1097. .IntTrig2_i (1'b0),
  1098. .PulseBus_i (pulseBus),
  1099. .ExtPortsBus_i (Trig6to1_io),
  1100. .MuxOut_o (gatingPulse)
  1101. );
  1102. //--------------------------------------------------------------------------------
  1103. // SampleStrobeMux
  1104. //--------------------------------------------------------------------------------
  1105. Mux
  1106. #(
  1107. .CmdRegWidth (CmdRegWidth),
  1108. .PGenNum (PGenNum),
  1109. .TrigPortsNum (TrigPortsNum)
  1110. )
  1111. SampleStrobeMux
  1112. (
  1113. .Rst_i (initRst),
  1114. .MuxCtrl_i (muxCtrl2[4:0]),
  1115. .DspTrigOut_i (1'b0),
  1116. .DspStartCmd_i (1'b0),
  1117. .IntTrig_i (intTrig1),
  1118. .IntTrig2_i (1'b0),
  1119. .PulseBus_i (pulseBus),
  1120. .ExtPortsBus_i (Trig6to1_io),
  1121. .MuxOut_o (sampleStrobe)
  1122. );
  1123. //--------------------------------------------------------------------------------
  1124. // SampleStrobeGenRstDemux
  1125. //--------------------------------------------------------------------------------
  1126. SampleStrobeGenRstDemux
  1127. #(
  1128. .CmdRegWidth (CmdRegWidth),
  1129. .PGenNum (PGenNum),
  1130. .TrigPortsNum (TrigPortsNum)
  1131. )
  1132. SampleStrobeGenRstDemux
  1133. (
  1134. .Rst_i (initRst),
  1135. .MuxCtrl_i (muxCtrl2[4:0]),
  1136. //.GenRst_i (stopMeas),
  1137. .GenRst_i (sampleStrobeGenRst),
  1138. .RstDemuxOut_o (pGenMeasRst)
  1139. );
  1140. //--------------------------------------------------------------------------------
  1141. // Active Port Selection
  1142. //--------------------------------------------------------------------------------
  1143. ActivePortSelector ActivePortSel
  1144. (
  1145. .Rst_i (initRst),
  1146. .Mod_i (slowMod),
  1147. .Ctrl_i (measCtrl[7:4]),
  1148. .Ctrl_o (modKeyCtrl)
  1149. );
  1150. //--------------------------------------------------------------------------------
  1151. // Debug led
  1152. //--------------------------------------------------------------------------------
  1153. always @(posedge gclk) begin
  1154. if (initRst) begin
  1155. testCnt <= 32'b0;
  1156. end else if (testCnt != TESTCNTPARAM) begin
  1157. testCnt <= testCnt+1;
  1158. end else begin
  1159. testCnt <= 32'd0;
  1160. end
  1161. end
  1162. always @(posedge gclk) begin
  1163. if (initRst) begin
  1164. ledReg <= 1'b0;
  1165. end else if ((testCnt == TESTCNTPARAM-1)) begin
  1166. ledReg <= ~ledReg;
  1167. end
  1168. end
  1169. endmodule