S5443Top.v 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470
  1. `timescale 1ns / 1ps
  2. (* keep_hierarchy = "yes" *)
  3. //////////////////////////////////////////////////////////////////////////////////
  4. // company:
  5. // engineer:
  6. //
  7. // create date: 12:23:20 05/20/2019
  8. // design name:
  9. // module name: S5443Top
  10. // project name:
  11. // target devices:
  12. // tool versions:
  13. // description:
  14. //
  15. // dependencies:
  16. //
  17. // revision:
  18. // revision 0.01 - file created
  19. // additional comments:
  20. //
  21. //================================================================================
  22. //
  23. //Spi clock for ADC initialization is 15Mhz.
  24. //Spi clock for RegMap work is 41Mhz.
  25. //Нужно сделать процедуру сброса для импульсных измерений, такую же как для обычных, тоесть по детектированию спадающего фронта StartMeas.
  26. //Забрать из команды настройки измерения, биты управления ключем и замкнуть на выходы.
  27. //////////////////////////////////////////////////////////////////////////////////
  28. // xc7s25-2csga225
  29. // new feature added
  30. module S5443Top
  31. #(
  32. parameter LpDataWidth = 16,
  33. parameter CtrlWidth = 4,
  34. parameter AdcDataWidth = 14,
  35. parameter ThresholdWidth = 24,
  36. parameter ResultWidth = 32,
  37. parameter ChNum = 4,
  38. parameter PGenNum = 7,
  39. parameter TrigPortsNum = 6,
  40. parameter Ratio = 8,
  41. parameter DelayValue = 24000,
  42. parameter LengthWidth = 2000,
  43. parameter DataWidth = 24,
  44. parameter DataNum = 26,
  45. parameter CmdRegWidth = 32,
  46. parameter HeaderWidth = 7,
  47. parameter CmdDataRegWith = 24,
  48. parameter DataCntWidth = 5,
  49. parameter Divparam = 4,
  50. parameter MeasPeriod = 44,
  51. parameter PhIncWidth = 32,
  52. parameter NcoWidth = 18
  53. )
  54. (
  55. //common ports
  56. input Clk_i,
  57. output Led_o,
  58. //fpga-adc1 data interface
  59. input Adc1FclkP_i,
  60. input Adc1FclkN_i,
  61. input Adc1DataDa0P_i,
  62. input Adc1DataDa0N_i,
  63. input Adc1DataDa1P_i,
  64. input Adc1DataDa1N_i,
  65. input Adc1DataDb0P_i,
  66. input Adc1DataDb0N_i,
  67. input Adc1DataDb1P_i,
  68. input Adc1DataDb1N_i,
  69. //fpga-adc2 data interface
  70. input Adc2FclkP_i,
  71. input Adc2FclkN_i,
  72. input Adc2DataDa0P_i,
  73. input Adc2DataDa0N_i,
  74. input Adc2DataDa1P_i,
  75. input Adc2DataDa1N_i,
  76. input Adc2DataDb0P_i,
  77. input Adc2DataDb0N_i,
  78. input Adc2DataDb1P_i,
  79. input Adc2DataDb1N_i,
  80. //fpga-adc's initialization interface
  81. output AdcInitMosi_o,
  82. output AdcInitClk_o,
  83. output Adc1InitCs_o,
  84. output Adc2InitCs_o,
  85. output AdcInitRst_o,
  86. //ditherCtrl
  87. output DitherCtrlCh1_o,
  88. output DitherCtrlCh2_o,
  89. //fpga-dsp cmd interface
  90. input Mosi_i,
  91. input Sck_i,
  92. input Ss_i,
  93. input Miso_i,
  94. output Miso_o,
  95. //fpga-dsp data interface
  96. output LpOutClk_o,
  97. output LpOutFs_o,
  98. output [LpDataWidth-1:0] LpOutData_o,
  99. //fpga-dsp signals
  100. input StartMeas_i, //"high"- start meas, "low"-stop meas
  101. output StartMeasEvent_o,
  102. output EndMeas_o,
  103. output TimersClk_o,
  104. //trigger's
  105. inout [TrigPortsNum-1:0] Trig6to1_io, //Trigger0 from/to external device
  106. output [TrigPortsNum-1:0] Trig6to1Dir_o, //Trigger0 direction
  107. input DspTrigOut_i, //Trig from DSP
  108. output DspTrigIn_o, //Trig To DSP
  109. //overload lines
  110. input OverloadS_i,
  111. output Overload_o,
  112. //modulation & active port selection
  113. output [3:0] PortSel_o, //управление модулятором через ключ
  114. output [3:0] PortSelDir_o, //управление направлением двунаправленного буффера
  115. //mod out line
  116. output Mod_o,
  117. //gain lines
  118. input DspReadyForRx_i,
  119. output DspReadyForRxToFpgaS_o,
  120. output StartMeasDsp_o,
  121. output [ChNum-1:0] AmpEn_o, // 0-adc1ChA 1-adc1ChB 2-adc2ChA 3-adc2ChB
  122. ///test port for testbench
  123. input [AdcDataWidth-1:0] AdcData_i
  124. );
  125. //================================================================================
  126. // reg/wire
  127. //================================================================================
  128. //captured data
  129. wire [AdcDataWidth-1:0] adc1ChT1Data;
  130. wire [AdcDataWidth-1:0] adc1ChR1Data;
  131. wire [AdcDataWidth-1:0] adc2ChR2Data;
  132. wire [AdcDataWidth-1:0] adc2ChT2Data;
  133. reg startMeasSync;
  134. reg startMeasSyncR;
  135. reg startMeasSyncRR;
  136. wire startMeasEvent;
  137. wire intTrig1;
  138. reg startMeasEventReg;
  139. wire gatingPulse;
  140. wire sampleStrobe;
  141. wire [ChNum-1:0] measStartBus;
  142. // wire measStart = &measStartBus;
  143. reg measStart;
  144. //spi signals for adc init
  145. wire adcInitRst;
  146. wire adcInitMosi;
  147. wire adcInitSck;
  148. wire adc0InitCs;
  149. wire adc1InitCs;
  150. wire [ResultWidth-1:0] adc1ImT1;
  151. wire [ResultWidth-1:0] adc1ReT1;
  152. wire [ResultWidth-1:0] adc1ImR1;
  153. wire [ResultWidth-1:0] adc1ReR1;
  154. wire [ResultWidth-1:0] adc2ImT2;
  155. wire [ResultWidth-1:0] adc2ReT2;
  156. wire [ResultWidth-1:0] adc2ImR2;
  157. wire [ResultWidth-1:0] adc2ReR2;
  158. wire measDataRdy;
  159. wire timersClk;
  160. wire [ThresholdWidth-1:0] lowThreshold;
  161. wire [ThresholdWidth-1:0] highThreshold;
  162. wire initRst;
  163. wire gclk;
  164. reg ledReg;
  165. wire [CmdRegWidth-1:0] cmdDataReg;
  166. wire cmdDataVal;
  167. wire [CmdDataRegWith-1:0] ansReg;
  168. wire [HeaderWidth-1:0] ansAddr;
  169. wire [CmdDataRegWith-1:0] gainCtrl;
  170. wire [CmdDataRegWith-1:0] gainLowThreshT1;
  171. wire [CmdDataRegWith-1:0] gainHighThreshT1;
  172. wire [CmdDataRegWith-1:0] gainLowThreshR1;
  173. wire [CmdDataRegWith-1:0] gainHighThreshR1;
  174. wire [CmdDataRegWith-1:0] gainLowThreshT2;
  175. wire [CmdDataRegWith-1:0] gainHighThreshT2;
  176. wire [CmdDataRegWith-1:0] gainLowThreshR2;
  177. wire [CmdDataRegWith-1:0] gainHighThreshR2;
  178. wire [ChNum-1:0] overCtrlChannels;
  179. wire [CmdDataRegWith-1:0] overCtrl = {{CmdDataRegWith-ChNum{1'b0}},overCtrlChannels};
  180. wire [CmdDataRegWith-1:0] overThresh;
  181. wire [CmdDataRegWith-1:0] ditherCtrl;
  182. wire [CmdDataRegWith-1:0] windowGenPhase1;
  183. wire [CmdDataRegWith-1:0] windowGenPhase2;
  184. wire [CmdDataRegWith-1:0] adcCtrl;
  185. wire [CmdDataRegWith-1:0] adcDirectRd0;
  186. wire [CmdDataRegWith-1:0] adcDirectRd1;
  187. wire [CmdDataRegWith-1:0] ifFtwL;
  188. wire [CmdDataRegWith-1:0] ifFtwH;
  189. wire [CmdDataRegWith-1:0] measCtrl;
  190. wire [CmdDataRegWith-1:0] amplitudeMod;
  191. wire [CmdDataRegWith-1:0] dspTrigIn;
  192. wire [CmdDataRegWith-1:0] dspTrigOut;
  193. wire [CmdDataRegWith-1:0] dspTrigIn1;
  194. wire [CmdDataRegWith-1:0] dspTrigIn2;
  195. wire [CmdDataRegWith-1:0] dspTrigOut1;
  196. wire [CmdDataRegWith-1:0] dspTrigOut2;
  197. wire [CmdDataRegWith-1:0] filterCorrCoefL;
  198. wire [CmdDataRegWith-1:0] filterCorrCoefH;
  199. wire trigToDsp0;
  200. wire trigToDsp1;
  201. wire intTrigToExtDev0;
  202. wire intTrigToExtDev1;
  203. wire delayDoneFlag0;
  204. wire delayDoneFlag1;
  205. wire trigEn0;
  206. wire trigEn1;
  207. wire stopMeas;
  208. reg stopMeasR;
  209. wire [NcoWidth-1:0] ncoCos;
  210. wire [NcoWidth-1:0] ncoSin;
  211. wire [CmdDataRegWith-1:0] gainLowThresholdBus [ChNum-1:0];
  212. wire [CmdDataRegWith-1:0] gainHighThresholdBus [ChNum-1:0];
  213. wire [ChNum-1:0] ampEnNewStates;
  214. wire [ChNum-1:0] sensEn;
  215. wire [ChNum-1:0] gainManual;
  216. wire [ChNum-1:0] gainAutoEn;
  217. wire [AdcDataWidth-1:0] adcDataBus [ChNum-1:0];
  218. wire overCtrlR = |overCtrlChannels[ChNum-1:0];
  219. localparam TESTCNTPARAM = 32'd100000000;
  220. reg [31:0] testCnt;
  221. wire refClk;
  222. wire Clk100_o;
  223. wire measWind;
  224. wire measTrig;
  225. wire trigForIntTrig2;
  226. wire intTrig2;
  227. wire measTrigVal;
  228. wire refSeqPulse;
  229. wire refSeq;
  230. //Pmeas wires
  231. //PG1 Regs
  232. wire [CmdDataRegWith-1:0] pG1P1Del;
  233. wire [CmdDataRegWith-1:0] pG1P2Del;
  234. wire [CmdDataRegWith-1:0] pG1P3Del;
  235. wire [CmdDataRegWith-1:0] pG1P123Del;
  236. wire [CmdDataRegWith-1:0] pG1P1Width;
  237. wire [CmdDataRegWith-1:0] pG1P2Width;
  238. wire [CmdDataRegWith-1:0] pG1P3Width;
  239. wire [CmdDataRegWith-1:0] pG1P123Width;
  240. //PG2 Regs
  241. wire [CmdDataRegWith-1:0] pG2P1Del;
  242. wire [CmdDataRegWith-1:0] pG2P2Del;
  243. wire [CmdDataRegWith-1:0] pG2P3Del;
  244. wire [CmdDataRegWith-1:0] pG2P123Del;
  245. wire [CmdDataRegWith-1:0] pG2P1Width;
  246. wire [CmdDataRegWith-1:0] pG2P2Width;
  247. wire [CmdDataRegWith-1:0] pG2P3Width;
  248. wire [CmdDataRegWith-1:0] pG2P123Width;
  249. //PG3 Regs
  250. wire [CmdDataRegWith-1:0] pG3P1Del;
  251. wire [CmdDataRegWith-1:0] pG3P2Del;
  252. wire [CmdDataRegWith-1:0] pG3P3Del;
  253. wire [CmdDataRegWith-1:0] pG3P123Del;
  254. wire [CmdDataRegWith-1:0] pG3P1Width;
  255. wire [CmdDataRegWith-1:0] pG3P2Width;
  256. wire [CmdDataRegWith-1:0] pG3P3Width;
  257. wire [CmdDataRegWith-1:0] pG3P123Width;
  258. //PG4 Regs
  259. wire [CmdDataRegWith-1:0] pG4P1Del;
  260. wire [CmdDataRegWith-1:0] pG4P2Del;
  261. wire [CmdDataRegWith-1:0] pG4P3Del;
  262. wire [CmdDataRegWith-1:0] pG4P123Del;
  263. wire [CmdDataRegWith-1:0] pG4P1Width;
  264. wire [CmdDataRegWith-1:0] pG4P2Width;
  265. wire [CmdDataRegWith-1:0] pG4P3Width;
  266. wire [CmdDataRegWith-1:0] pG4P123Width;
  267. //PG5 Regs
  268. wire [CmdDataRegWith-1:0] pG5P1Del;
  269. wire [CmdDataRegWith-1:0] pG5P2Del;
  270. wire [CmdDataRegWith-1:0] pG5P3Del;
  271. wire [CmdDataRegWith-1:0] pG5P123Del;
  272. wire [CmdDataRegWith-1:0] pG5P1Width;
  273. wire [CmdDataRegWith-1:0] pG5P2Width;
  274. wire [CmdDataRegWith-1:0] pG5P3Width;
  275. wire [CmdDataRegWith-1:0] pG5P123Width;
  276. //PG6 Regs
  277. wire [CmdDataRegWith-1:0] pG6P1Del;
  278. wire [CmdDataRegWith-1:0] pG6P2Del;
  279. wire [CmdDataRegWith-1:0] pG6P3Del;
  280. wire [CmdDataRegWith-1:0] pG6P123Del;
  281. wire [CmdDataRegWith-1:0] pG6P1Width;
  282. wire [CmdDataRegWith-1:0] pG6P2Width;
  283. wire [CmdDataRegWith-1:0] pG6P3Width;
  284. wire [CmdDataRegWith-1:0] pG6P123Width;
  285. //PG7 Regs
  286. wire [CmdDataRegWith-1:0] pG7P1Del;
  287. wire [CmdDataRegWith-1:0] pG7P2Del;
  288. wire [CmdDataRegWith-1:0] pG7P3Del;
  289. wire [CmdDataRegWith-1:0] pG7P123Del;
  290. wire [CmdDataRegWith-1:0] pG7P1Width;
  291. wire [CmdDataRegWith-1:0] pG7P2Width;
  292. wire [CmdDataRegWith-1:0] pG7P3Width;
  293. wire [CmdDataRegWith-1:0] pG7P123Width;
  294. wire [CmdDataRegWith-1:0] measNum1;
  295. wire [CmdDataRegWith-1:0] measNum2;
  296. wire [CmdDataRegWith-1:0] pgMode0;
  297. wire [CmdDataRegWith-1:0] pgMode1;
  298. wire [CmdDataRegWith-1:0] muxCtrl1;
  299. wire [CmdDataRegWith-1:0] muxCtrl2;
  300. wire [CmdDataRegWith-1:0] muxCtrl3;
  301. wire [CmdDataRegWith-1:0] muxCtrl4;
  302. wire [CmdRegWidth-29:0] pgModeArray [PGenNum-1:0];
  303. wire pgPulsePolArray [PGenNum-1:0];
  304. wire pgEnEdgeArray [PGenNum-1:0];
  305. wire [PGenNum-1:0] pgRstArray;
  306. wire [6:0] pGenRst;
  307. wire [6:0] pGenMeasRst;
  308. wire pGenRstDone;
  309. wire [CmdRegWidth-28:0] pgMuxCtrlArray [PGenNum-1:0];
  310. wire [CmdRegWidth-28:0] extTrigMuxCtrlArray [TrigPortsNum-1:0];
  311. wire [TrigPortsNum-1:0] extTrigDirCmd = measCtrl[21:16];
  312. wire [CmdRegWidth-1:0] pgP1DelArray [PGenNum-1:0];
  313. wire [CmdRegWidth-1:0] pgP2DelArray [PGenNum-1:0];
  314. wire [CmdRegWidth-1:0] pgP3DelArray [PGenNum-1:0];
  315. wire [CmdRegWidth-1:0] pgP1WidthArray [PGenNum-1:0];
  316. wire [CmdRegWidth-1:0] pgP2WidthArray [PGenNum-1:0];
  317. wire [CmdRegWidth-1:0] pgP3WidthArray [PGenNum-1:0];
  318. wire [PGenNum-1:0] pulseBus;
  319. wire [PGenNum-1:0] pgMuxedOut;
  320. wire [TrigPortsNum-1:0] extPortsMuxedOut;
  321. wire measEnd;
  322. wire slowMod;
  323. wire fastMod;
  324. wire [3:0] modKeyCtrl;
  325. wire tirgToDspEvent;
  326. wire trigFromDspEvent;
  327. wire oscWind;
  328. wire oscDataRdFlag;
  329. reg dspReadyForRxReg;
  330. reg dspReadyForRxRegR;
  331. reg dspReadyForRxRegRR;
  332. //================================================================================
  333. // assignments
  334. //================================================================================
  335. assign pgModeArray [PGenNum-1] = pgMode0[21:18];
  336. assign pgModeArray [PGenNum-2] = pgMode0[17:15];
  337. assign pgModeArray [PGenNum-3] = pgMode0[14:12];
  338. assign pgModeArray [PGenNum-4] = pgMode0[11:9];
  339. assign pgModeArray [PGenNum-5] = pgMode0[8:6];
  340. assign pgModeArray [PGenNum-6] = pgMode0[5:3];
  341. assign pgModeArray [PGenNum-7] = pgMode0[2:0];
  342. assign pgPulsePolArray [PGenNum-1] = pgMode1[16];
  343. assign pgPulsePolArray [PGenNum-2] = pgMode1[15];
  344. assign pgPulsePolArray [PGenNum-3] = pgMode1[14];
  345. assign pgPulsePolArray [PGenNum-4] = pgMode1[13];
  346. assign pgPulsePolArray [PGenNum-5] = pgMode1[12];
  347. assign pgPulsePolArray [PGenNum-6] = pgMode1[11];
  348. assign pgPulsePolArray [PGenNum-7] = pgMode1[10];
  349. assign pgEnEdgeArray [PGenNum-1] = pgMode1[23];
  350. assign pgEnEdgeArray [PGenNum-2] = pgMode1[22];
  351. assign pgEnEdgeArray [PGenNum-3] = pgMode1[21];
  352. assign pgEnEdgeArray [PGenNum-4] = pgMode1[20];
  353. assign pgEnEdgeArray [PGenNum-5] = pgMode1[19];
  354. assign pgEnEdgeArray [PGenNum-6] = pgMode1[18];
  355. assign pgEnEdgeArray [PGenNum-7] = pgMode1[17];
  356. assign pgRstArray [PGenNum-1] = pgMode1[6];
  357. assign pgRstArray [PGenNum-2] = pgMode1[5];
  358. assign pgRstArray [PGenNum-3] = pgMode1[4];
  359. assign pgRstArray [PGenNum-4] = pgMode1[3];
  360. assign pgRstArray [PGenNum-5] = pgMode1[2];
  361. assign pgRstArray [PGenNum-6] = pgMode1[1];
  362. assign pgRstArray [PGenNum-7] = pgMode1[0];
  363. assign pgMuxCtrlArray [PGenNum-1] = muxCtrl1[19:15];
  364. assign pgMuxCtrlArray [PGenNum-2] = muxCtrl1[14:10];
  365. assign pgMuxCtrlArray [PGenNum-3] = muxCtrl1[9:5];
  366. assign pgMuxCtrlArray [PGenNum-4] = muxCtrl1[4:0];
  367. assign pgMuxCtrlArray [PGenNum-5] = muxCtrl2[19:15];
  368. assign pgMuxCtrlArray [PGenNum-6] = muxCtrl2[14:10];
  369. assign pgMuxCtrlArray [PGenNum-7] = muxCtrl2[9:5];
  370. assign extTrigMuxCtrlArray [TrigPortsNum-1] = muxCtrl4[19:15];
  371. assign extTrigMuxCtrlArray [TrigPortsNum-2] = muxCtrl4[14:10];
  372. assign extTrigMuxCtrlArray [TrigPortsNum-3] = muxCtrl4[9:5];
  373. assign extTrigMuxCtrlArray [TrigPortsNum-4] = muxCtrl4[4:0];
  374. assign extTrigMuxCtrlArray [TrigPortsNum-5] = muxCtrl3[9:5];
  375. assign extTrigMuxCtrlArray [TrigPortsNum-6] = muxCtrl3[4:0];
  376. assign pgP1DelArray[PGenNum-1] = {pG7P123Del[7:0],pG7P1Del};
  377. assign pgP1DelArray[PGenNum-2] = {pG6P123Del[7:0],pG6P1Del};
  378. assign pgP1DelArray[PGenNum-3] = {pG5P123Del[7:0],pG5P1Del};
  379. assign pgP1DelArray[PGenNum-4] = {pG4P123Del[7:0],pG4P1Del};
  380. assign pgP1DelArray[PGenNum-5] = {pG3P123Del[7:0],pG3P1Del};
  381. assign pgP1DelArray[PGenNum-6] = {pG2P123Del[7:0],pG2P1Del};
  382. assign pgP1DelArray[PGenNum-7] = {pG1P123Del[7:0],pG1P1Del};
  383. assign pgP2DelArray[PGenNum-1] = {pG7P123Del[15:8],pG7P2Del};
  384. assign pgP2DelArray[PGenNum-2] = {pG6P123Del[15:8],pG6P2Del};
  385. assign pgP2DelArray[PGenNum-3] = {pG5P123Del[15:8],pG5P2Del};
  386. assign pgP2DelArray[PGenNum-4] = {pG4P123Del[15:8],pG4P2Del};
  387. assign pgP2DelArray[PGenNum-5] = {pG3P123Del[15:8],pG3P2Del};
  388. assign pgP2DelArray[PGenNum-6] = {pG2P123Del[15:8],pG2P2Del};
  389. assign pgP2DelArray[PGenNum-7] = {pG1P123Del[15:8],pG1P2Del};
  390. assign pgP3DelArray[PGenNum-1] = {pG7P123Del[23:16],pG7P3Del};
  391. assign pgP3DelArray[PGenNum-2] = {pG6P123Del[23:16],pG6P3Del};
  392. assign pgP3DelArray[PGenNum-3] = {pG5P123Del[23:16],pG5P3Del};
  393. assign pgP3DelArray[PGenNum-4] = {pG4P123Del[23:16],pG4P3Del};
  394. assign pgP3DelArray[PGenNum-5] = {pG3P123Del[23:16],pG3P3Del};
  395. assign pgP3DelArray[PGenNum-6] = {pG2P123Del[23:16],pG2P3Del};
  396. assign pgP3DelArray[PGenNum-7] = {pG1P123Del[23:16],pG1P3Del};
  397. assign pgP1WidthArray[PGenNum-1] = {pG7P123Width[7:0],pG7P1Width};
  398. assign pgP1WidthArray[PGenNum-2] = {pG6P123Width[7:0],pG6P1Width};
  399. assign pgP1WidthArray[PGenNum-3] = {pG5P123Width[7:0],pG5P1Width};
  400. assign pgP1WidthArray[PGenNum-4] = {pG4P123Width[7:0],pG4P1Width};
  401. assign pgP1WidthArray[PGenNum-5] = {pG3P123Width[7:0],pG3P1Width};
  402. assign pgP1WidthArray[PGenNum-6] = {pG2P123Width[7:0],pG2P1Width};
  403. assign pgP1WidthArray[PGenNum-7] = {pG1P123Width[7:0],pG1P1Width};
  404. assign pgP2WidthArray[PGenNum-1] = {pG7P123Width[15:8],pG7P2Width};
  405. assign pgP2WidthArray[PGenNum-2] = {pG6P123Width[15:8],pG6P2Width};
  406. assign pgP2WidthArray[PGenNum-3] = {pG5P123Width[15:8],pG5P2Width};
  407. assign pgP2WidthArray[PGenNum-4] = {pG4P123Width[15:8],pG4P2Width};
  408. assign pgP2WidthArray[PGenNum-5] = {pG3P123Width[15:8],pG3P2Width};
  409. assign pgP2WidthArray[PGenNum-6] = {pG2P123Width[15:8],pG2P2Width};
  410. assign pgP2WidthArray[PGenNum-7] = {pG1P123Width[15:8],pG1P2Width};
  411. assign pgP3WidthArray[PGenNum-1] = {pG7P123Width[23:16],pG7P3Width};
  412. assign pgP3WidthArray[PGenNum-2] = {pG6P123Width[23:16],pG6P3Width};
  413. assign pgP3WidthArray[PGenNum-3] = {pG5P123Width[23:16],pG5P3Width};
  414. assign pgP3WidthArray[PGenNum-4] = {pG4P123Width[23:16],pG4P3Width};
  415. assign pgP3WidthArray[PGenNum-5] = {pG3P123Width[23:16],pG3P3Width};
  416. assign pgP3WidthArray[PGenNum-6] = {pG2P123Width[23:16],pG2P3Width};
  417. assign pgP3WidthArray[PGenNum-7] = {pG1P123Width[23:16],pG1P3Width};
  418. assign adcDataBus [ChNum-4] = adc1ChT1Data;
  419. assign adcDataBus [ChNum-3] = adc1ChR1Data;
  420. assign adcDataBus [ChNum-2] = adc2ChR2Data;
  421. assign adcDataBus [ChNum-1] = adc2ChT2Data;
  422. assign gainManual [ChNum-4] = gainCtrl[5];
  423. assign gainManual [ChNum-3] = gainCtrl[4];
  424. assign gainManual [ChNum-2] = gainCtrl[6];
  425. assign gainManual [ChNum-1] = gainCtrl[7];
  426. assign gainAutoEn [ChNum-4] = gainCtrl[1];
  427. assign gainAutoEn [ChNum-3] = gainCtrl[0];
  428. assign gainAutoEn [ChNum-2] = gainCtrl[2];
  429. assign gainAutoEn [ChNum-1] = gainCtrl[3];
  430. assign AdcInitMosi_o = adcInitMosi;
  431. assign AdcInitClk_o = adcInitSck;
  432. assign Adc1InitCs_o = adc0InitCs;
  433. assign Adc2InitCs_o = adc1InitCs;
  434. assign AdcInitRst_o = adcCtrl[0];
  435. assign Led_o = ledReg |(|ampEnNewStates);
  436. assign StartMeasEvent_o = startMeasEvent;
  437. assign EndMeas_o = stopMeas|stopMeasR; //stretching pulse for 1 more clk period
  438. assign gainLowThresholdBus [ChNum-4] = gainLowThreshT1;
  439. assign gainLowThresholdBus [ChNum-3] = gainLowThreshR1;
  440. assign gainLowThresholdBus [ChNum-2] = gainLowThreshR2;
  441. assign gainLowThresholdBus [ChNum-1] = gainLowThreshT2;
  442. assign gainHighThresholdBus [ChNum-4] = gainHighThreshT1;
  443. assign gainHighThresholdBus [ChNum-3] = gainHighThreshR1;
  444. assign gainHighThresholdBus [ChNum-2] = gainHighThreshR2;
  445. assign gainHighThresholdBus [ChNum-1] = gainHighThreshT2;
  446. assign AmpEn_o [3] = ~ampEnNewStates[3];
  447. assign AmpEn_o [2] = ~ampEnNewStates[2];
  448. assign AmpEn_o [1] = ~ampEnNewStates[0];
  449. assign AmpEn_o [0] = ~ampEnNewStates[1];
  450. assign Overload_o = overCtrlR||OverloadS_i;
  451. assign Mod_o = fastMod;
  452. assign PortSel_o = ~modKeyCtrl;
  453. assign PortSelDir_o = 4'd15;
  454. assign Trig6to1Dir_o [0] = !measCtrl[16];
  455. assign Trig6to1Dir_o [1] = !measCtrl[17];
  456. assign Trig6to1Dir_o [2] = !measCtrl[18];
  457. assign Trig6to1Dir_o [3] = !measCtrl[19];
  458. assign Trig6to1Dir_o [4] = !measCtrl[20];
  459. assign Trig6to1Dir_o [5] = !measCtrl[21];
  460. assign Trig6to1_io [0] = (measCtrl[16]) ? 1'bz:extPortsMuxedOut[0]; //1 - in, 0 - out
  461. // assign Trig6to1_io [0] = (measCtrl[16]) ? 1'bz:LpOutFs_o; //1 - in, 0 - out
  462. assign Trig6to1_io [1] = (measCtrl[17]) ? 1'bz:extPortsMuxedOut[1]; //1 - in, 0 - out
  463. // assign Trig6to1_io [1] = (measCtrl[17]) ? 1'bz:LpOutFs_o; //1 - in, 0 - out
  464. assign Trig6to1_io [2] = (measCtrl[18]) ? 1'bz:extPortsMuxedOut[2]; //1 - in, 0 - out
  465. assign Trig6to1_io [3] = (measCtrl[19]) ? 1'bz:extPortsMuxedOut[3]; //1 - in, 0 - out
  466. assign Trig6to1_io [4] = (measCtrl[20]) ? 1'bz:extPortsMuxedOut[4]; //1 - in, 0 - out
  467. assign Trig6to1_io [5] = (measCtrl[21]) ? 1'bz:extPortsMuxedOut[5]; //1 - in, 0 - out
  468. assign DspReadyForRxToFpgaS_o = dspReadyForRxRegR;
  469. assign StartMeasDsp_o = startMeasSyncR;
  470. //================================================================================
  471. // CODING
  472. //================================================================================
  473. integer m;
  474. always @(posedge gclk) begin //stretching pulse
  475. stopMeasR <= stopMeas;
  476. end
  477. always @(posedge gclk) begin
  478. if (!initRst) begin
  479. dspReadyForRxReg <= DspReadyForRx_i;
  480. dspReadyForRxRegR <= dspReadyForRxReg;
  481. dspReadyForRxRegRR <= dspReadyForRxRegR;
  482. startMeasSync <= StartMeas_i;
  483. startMeasSyncR <= startMeasSync;
  484. startMeasSyncRR <= startMeasSyncR;
  485. end else begin
  486. dspReadyForRxReg <= 1'b0;
  487. dspReadyForRxRegR <= 1'b0;
  488. dspReadyForRxRegRR <= 1'b0;
  489. startMeasSync <= 1'b0;
  490. startMeasSyncR <= 1'b0;
  491. startMeasSyncRR <= 1'b0;
  492. end
  493. end
  494. //--------------------------------------------------------------------------------
  495. // Data Receiving Interface
  496. //--------------------------------------------------------------------------------
  497. IBUF iob_50m_in
  498. (
  499. .I (Clk_i),
  500. .O (gclk)
  501. );
  502. Clk200Gen Clk200Gen
  503. (
  504. .Clk_i (gclk),
  505. .Rst_i (initRst),
  506. .Clk200_o (refClk),
  507. .Clk10Timers_o (TimersClk_o),
  508. .Clk100_o (Clk100_o),
  509. .Locked_o (Locked200)
  510. );
  511. AdcDataInterface
  512. #(
  513. .AdcDataWidth (AdcDataWidth),
  514. .ChNum (ChNum),
  515. .Ratio (Ratio)
  516. )
  517. AdcDataInterface
  518. (
  519. .Clk_i (gclk),
  520. .RefClk_i (refClk),
  521. .Locked_i (Locked200),
  522. .Rst_i (initRst),
  523. .Adc1FclkP_i (Adc1FclkP_i),
  524. .Adc1FclkN_i (Adc1FclkN_i),
  525. .testAdc (AdcData_i),
  526. .Adc1DataDa0P_i (Adc1DataDa0P_i),
  527. .Adc1DataDa0N_i (Adc1DataDa0N_i),
  528. .Adc1DataDa1P_i (Adc1DataDa1P_i),
  529. .Adc1DataDa1N_i (Adc1DataDa1N_i),
  530. .Adc1DataDb0P_i (Adc1DataDb0P_i),
  531. .Adc1DataDb0N_i (Adc1DataDb0N_i),
  532. .Adc1DataDb1P_i (Adc1DataDb1P_i),
  533. .Adc1DataDb1N_i (Adc1DataDb1N_i),
  534. .Adc2FclkP_i (Adc2FclkP_i),
  535. .Adc2FclkN_i (Adc2FclkN_i),
  536. .Adc2DataDa0P_i (Adc2DataDa0P_i),
  537. .Adc2DataDa0N_i (Adc2DataDa0N_i),
  538. .Adc2DataDa1P_i (Adc2DataDa1P_i),
  539. .Adc2DataDa1N_i (Adc2DataDa1N_i),
  540. .Adc2DataDb0P_i (Adc2DataDb0P_i),
  541. .Adc2DataDb0N_i (Adc2DataDb0N_i),
  542. .Adc2DataDb1P_i (Adc2DataDb1P_i),
  543. .Adc2DataDb1N_i (Adc2DataDb1N_i),
  544. .Adc1ChT1Data_o (adc1ChT1Data),
  545. .Adc1ChR1Data_o (adc1ChR1Data),
  546. .Adc2ChR2Data_o (adc2ChR2Data),
  547. .Adc2ChT2Data_o (adc2ChT2Data)
  548. );
  549. //--------------------------------------------------------------------------------
  550. // External DSP Interface
  551. //--------------------------------------------------------------------------------
  552. DspInterface
  553. #(
  554. .ODataWidth (LpDataWidth),
  555. .ResultWidth (ResultWidth),
  556. .ChNum (ChNum),
  557. .CmdRegWidth (CmdRegWidth),
  558. .CmdDataRegWith (CmdDataRegWith),
  559. .HeaderWidth (HeaderWidth),
  560. .DataCntWidth (DataCntWidth)
  561. )
  562. ExternalDspInterface
  563. (
  564. .Clk_i (gclk),
  565. .Rst_i (initRst),
  566. .OscWind_i (oscWind),
  567. .StartMeasDsp_i (startMeasSyncRR),
  568. .DspReadyForRx_i (dspReadyForRxRegRR),
  569. .MeasNum_i ({measNum2[7:0],measNum1}),
  570. .Mosi_i (Mosi_i),
  571. .Sck_i (Sck_i),
  572. .Ss_i (Ss_i),
  573. .Mode_i (measCtrl[0]),
  574. .PortSel_i (measCtrl[23:22]),
  575. .DecimFactor_i (measCtrl[3:1]),
  576. .IfFtwL_i (ifFtwL),
  577. .IfFtwH_i (ifFtwH),
  578. .OscDataRdFlag_o (oscDataRdFlag),
  579. .Adc1ChT1Data_i (adc1ChT1Data),
  580. .Adc1ChR1Data_i (adc1ChR1Data),
  581. .Adc2ChR2Data_i (adc2ChT2Data),
  582. .Adc2ChT2Data_i (adc2ChR2Data),
  583. // .Adc1ChT1Data_i (AdcData_i),
  584. // .Adc1ChR1Data_i (AdcData_i),
  585. // .Adc2ChR2Data_i (AdcData_i),
  586. // .Adc2ChT2Data_i (AdcData_i),
  587. // .Adc1ChT1Data_i (14'h1fff),
  588. // .Adc1ChR1Data_i (14'h257f),
  589. // .Adc2ChR2Data_i (14'h1001),
  590. // .Adc2ChT2Data_i (14'h25f8),
  591. .Mosi_o (adcInitMosi),
  592. .Sck_o (adcInitSck),
  593. .Ss0_o (adc0InitCs),
  594. .Ss1_o (adc1InitCs),
  595. .Miso_i (Miso_i),
  596. .Miso_o (Miso_o),
  597. .CmdDataReg_o (cmdDataReg),
  598. .CmdDataVal_o (cmdDataVal),
  599. .AnsReg_i (ansReg),
  600. .AnsAddr_o (ansAddr),
  601. .LpOutFs_o (LpOutFs_o),
  602. .LpOutClk_o (LpOutClk_o),
  603. .LpOutData_o (LpOutData_o),
  604. .Adc1T1ImResult_i (adc1ImT1),
  605. .Adc1T1ReResult_i (adc1ReT1),
  606. .Adc1R1ImResult_i (adc1ImR1),
  607. .Adc1R1ReResult_i (adc1ReR1),
  608. .Adc2R2ImResult_i (adc2ImR2),
  609. .Adc2R2ReResult_i (adc2ReR2),
  610. .Adc2T2ImResult_i (adc2ImT2),
  611. .Adc2T2ReResult_i (adc2ReT2),
  612. .ServiseRegData_i (ampEnNewStates),
  613. .LpOutStart_i (measDataRdy)
  614. );
  615. //--------------------------------------------------------------------------------
  616. // Internal DSP calculation module
  617. //--------------------------------------------------------------------------------
  618. NcoRstGen NcoRstGenInst
  619. (
  620. .Clk_i (gclk),
  621. .Rst_i (initRst),
  622. .NcoPhInc_i ({ifFtwH[0+:PhIncWidth-CmdDataRegWith],ifFtwL}),
  623. .StartMeasEvent_i (startMeasEvent),
  624. .NcoRst_o (ncoRst),
  625. .StartMeasEvent_o (intTrig1)
  626. );
  627. InternalDsp
  628. #(
  629. .AdcDataWidth (AdcDataWidth),
  630. .ChNum (ChNum),
  631. .ResultWidth (ResultWidth),
  632. .CmdDataRegWith (CmdDataRegWith)
  633. )
  634. InternalDsp
  635. (
  636. .Clk_i (gclk),
  637. .WindCalcClk_i (Clk100_o),
  638. .Rst_i (initRst),
  639. .NcoRst_i (ncoRst),
  640. .OscWind_o (oscWind),
  641. .Adc1ChT1Data_i (adc1ChT1Data), //T1
  642. .Adc1ChR1Data_i (adc1ChR1Data), //R1
  643. .Adc2ChR2Data_i (adc2ChR2Data), //R2
  644. .Adc2ChT2Data_i (adc2ChT2Data), //T2
  645. // .Adc1ChT1Data_i (AdcData_i), //T1
  646. // .Adc1ChR1Data_i (AdcData_i), //R1
  647. // .Adc2ChR2Data_i (AdcData_i), //R2
  648. // .Adc2ChT2Data_i (AdcData_i), //T2
  649. .GatingPulse_i (gatingPulse),
  650. .StartMeas_i (measStart),
  651. .StartMeasDsp_i (startMeasSyncRR),
  652. .OscDataRdFlag_i (oscDataRdFlag),
  653. .MeasNum_i ({measNum2[7:0],measNum1}),
  654. .MeasCtrl_i (measCtrl),
  655. .FilterCorrCoefH_i (filterCorrCoefH),
  656. .FilterCorrCoefL_i (filterCorrCoefL),
  657. .CalModeEn_i (adcCtrl[1]),
  658. .CalModeDone_o (calDone),
  659. .IfFtwL_i (ifFtwL),
  660. .IfFtwH_i (ifFtwH),
  661. .NcoSin_o (ncoSin),
  662. .NcoCos_o (ncoCos),
  663. .Adc1ImT1Data_o (adc1ImT1),
  664. .Adc1ReT1Data_o (adc1ReT1),
  665. .Adc1ImR1Data_o (adc1ImR1),
  666. .Adc1ReR1Data_o (adc1ReR1),
  667. .Adc2ImR2Data_o (adc2ImR2),
  668. .Adc2ReR2Data_o (adc2ReR2),
  669. .Adc2ImT2Data_o (adc2ImT2),
  670. .Adc2ReT2Data_o (adc2ReT2),
  671. .MeasDataRdy_o (measDataRdy),
  672. .EndMeas_o (stopMeas),
  673. .MeasWind_o (measWind),
  674. .MeasEnd_o (measEnd)
  675. );
  676. //--------------------------------------------------------------------------------
  677. // Reg Map With Config Registers
  678. //--------------------------------------------------------------------------------
  679. RegMap
  680. #(
  681. .CmdRegWidth (CmdRegWidth),
  682. .HeaderWidth (HeaderWidth),
  683. .CmdDataRegWith (CmdDataRegWith)
  684. )
  685. RegMapInst
  686. (
  687. .Clk_i (gclk),
  688. .Rst_i (initRst),
  689. .PGenRstDone_i (pGenRstDone),
  690. .Val_i (cmdDataVal),
  691. .CalDone_i (calDone),
  692. .Data_i (cmdDataReg),
  693. .AnsAddr_i (ansAddr),
  694. .AnsDataReg_o (ansReg),
  695. .OverCtrlReg_i (overCtrl),
  696. .GainCtrlReg_o (gainCtrl),
  697. .GainLowThreshT1Reg_o (gainLowThreshT1),
  698. .GainHighThreshT1Reg_o (gainHighThreshT1),
  699. .GainLowThreshR1Reg_o (gainLowThreshR1),
  700. .GainHighThreshR1Reg_o (gainHighThreshR1),
  701. .GainLowThreshT2Reg_o (gainLowThreshT2),
  702. .GainHighThreshT2Reg_o (gainHighThreshT2),
  703. .GainLowThreshR2Reg_o (gainLowThreshR2),
  704. .GainHighThreshR2Reg_o (gainHighThreshR2),
  705. .OverThreshReg_o (overThresh),
  706. .DitherCtrlReg_o (ditherCtrl),
  707. .MeasCtrlReg_o (measCtrl),
  708. .AdcCtrlReg_o (adcCtrl),
  709. .AdcDirectRd0Reg_o (adcDirectRd0),
  710. .AdcDirectRd1Reg_o (adcDirectRd1),
  711. .IfFtwRegL_o (ifFtwL),
  712. .IfFtwRegH_o (ifFtwH),
  713. .FilterCorrCoefRegL_o (filterCorrCoefL),
  714. .FilterCorrCoefRegH_o (filterCorrCoefH),
  715. .DspTrigInReg_o (dspTrigIn),
  716. .DspTrigOutReg_o (dspTrigOut),
  717. .DspTrigIn1Reg_o (dspTrigIn1),
  718. .DspTrigIn2Reg_o (dspTrigIn2),
  719. .DspTrigOut1Reg_o (dspTrigOut1),
  720. .DspTrigOut2Reg_o (dspTrigOut2),
  721. .PG1P1DelayReg_o (pG1P1Del),
  722. .PG1P2DelayReg_o (pG1P2Del),
  723. .PG1P3DelayReg_o (pG1P3Del),
  724. .PG1P123DelayReg_o (pG1P123Del),
  725. .PG1P1WidthReg_o (pG1P1Width),
  726. .PG1P2WidthReg_o (pG1P2Width),
  727. .PG1P3WidthReg_o (pG1P3Width),
  728. .PG1P123WidthReg_o (pG1P123Width),
  729. //PG2 Regs
  730. .PG2P1DelayReg_o (pG2P1Del),
  731. .PG2P2DelayReg_o (pG2P2Del),
  732. .PG2P3DelayReg_o (pG2P3Del),
  733. .PG2P123DelayReg_o (pG2P123Del),
  734. .PG2P1WidthReg_o (pG2P1Width),
  735. .PG2P2WidthReg_o (pG2P2Width),
  736. .PG2P3WidthReg_o (pG2P3Width),
  737. .PG2P123WidthReg_o (pG2P123Width),
  738. //PG3 Regs
  739. .PG3P1DelayReg_o (pG3P1Del),
  740. .PG3P2DelayReg_o (pG3P2Del),
  741. .PG3P3DelayReg_o (pG3P3Del),
  742. .PG3P123DelayReg_o (pG3P123Del),
  743. .PG3P1WidthReg_o (pG3P1Width),
  744. .PG3P2WidthReg_o (pG3P2Width),
  745. .PG3P3WidthReg_o (pG3P3Width),
  746. .PG3P123WidthReg_o (pG3P123Width),
  747. //PG4 Regs
  748. .PG4P1DelayReg_o (pG4P1Del),
  749. .PG4P2DelayReg_o (pG4P2Del),
  750. .PG4P3DelayReg_o (pG4P3Del),
  751. .PG4P123DelayReg_o (pG4P123Del),
  752. .PG4P1WidthReg_o (pG4P1Width),
  753. .PG4P2WidthReg_o (pG4P2Width),
  754. .PG4P3WidthReg_o (pG4P3Width),
  755. .PG4P123WidthReg_o (pG4P123Width),
  756. //PG5 Regs
  757. .PG5P1DelayReg_o (pG5P1Del),
  758. .PG5P2DelayReg_o (pG5P2Del),
  759. .PG5P3DelayReg_o (pG5P3Del),
  760. .PG5P123DelayReg_o (pG5P123Del),
  761. .PG5P1WidthReg_o (pG5P1Width),
  762. .PG5P2WidthReg_o (pG5P2Width),
  763. .PG5P3WidthReg_o (pG5P3Width),
  764. .PG5P123WidthReg_o (pG5P123Width),
  765. //PG6 Regs
  766. .PG6P1DelayReg_o (pG6P1Del),
  767. .PG6P2DelayReg_o (pG6P2Del),
  768. .PG6P3DelayReg_o (pG6P3Del),
  769. .PG6P123DelayReg_o (pG6P123Del),
  770. .PG6P1WidthReg_o (pG6P1Width),
  771. .PG6P2WidthReg_o (pG6P2Width),
  772. .PG6P3WidthReg_o (pG6P3Width),
  773. .PG6P123WidthReg_o (pG6P123Width),
  774. //PG7 Regs
  775. .PG7P1DelayReg_o (pG7P1Del),
  776. .PG7P2DelayReg_o (pG7P2Del),
  777. .PG7P3DelayReg_o (pG7P3Del),
  778. .PG7P123DelayReg_o (pG7P123Del),
  779. .PG7P1WidthReg_o (pG7P1Width),
  780. .PG7P2WidthReg_o (pG7P2Width),
  781. .PG7P3WidthReg_o (pG7P3Width),
  782. .PG7P123WidthReg_o (pG7P123Width),
  783. .MeasNum1Reg_o (measNum1),
  784. .MeasNum2Reg_o (measNum2),
  785. .PgMode0Reg_o (pgMode0),
  786. .PgMode1Reg_o (pgMode1),
  787. .MuxCtrl1Reg_o (muxCtrl1),
  788. .MuxCtrl2Reg_o (muxCtrl2),
  789. .MuxCtrl3Reg_o (muxCtrl3),
  790. .MuxCtrl4Reg_o (muxCtrl4)
  791. );
  792. //--------------------------------------------------------------------------------
  793. // Global FPGA reset generator
  794. //--------------------------------------------------------------------------------
  795. InitRst FpgaInitRst
  796. (
  797. .clk_i (gclk),
  798. .signal_o (initRst)
  799. );
  800. //--------------------------------------------------------------------------------
  801. // ADC overload detection
  802. //--------------------------------------------------------------------------------
  803. genvar i;
  804. generate
  805. for (i=0; i<ChNum; i=i+1) begin :OverControl
  806. OverloadDetect
  807. #(
  808. .ThresholdWidth (ThresholdWidth),
  809. .AdcDataWidth (AdcDataWidth),
  810. .MeasPeriod (MeasPeriod)
  811. )
  812. OverloadDetect
  813. (
  814. .Rst_i (initRst),
  815. .Clk_i (gclk),
  816. .AdcData_i (adcDataBus[i]),
  817. .OverThreshold_i (overThresh),
  818. .Overload_o (overCtrlChannels[i])
  819. );
  820. end
  821. endgenerate
  822. //--------------------------------------------------------------------------------
  823. // Gain Control module
  824. //--------------------------------------------------------------------------------
  825. genvar g;
  826. generate
  827. for (g=0; g<ChNum; g=g+1) begin :GainControl
  828. GainControlWrapper
  829. #(
  830. .AdcDataWidth (AdcDataWidth),
  831. .ThresholdWidth (ThresholdWidth),
  832. .PhIncWidth (PhIncWidth),
  833. .IfNcoOutWidth (NcoWidth),
  834. .MeasPeriod (MeasPeriod)
  835. )
  836. GainControlModule
  837. (
  838. .Rst_i (initRst),
  839. .Clk_i (gclk),
  840. .StartMeas_i (sampleStrobe),
  841. .NcoSin_i (ncoSin),
  842. .NcoCos_i (ncoCos),
  843. .AdcData_i (adcDataBus[g]),
  844. // .AdcData_i (AdcData_i),
  845. .GainLowThreshold_i (gainLowThresholdBus[g]),
  846. .GainHighThreshold_i(gainHighThresholdBus[g]),
  847. .GainAutoEn_i (gainAutoEn[g]),
  848. .GainManualState_i (gainManual[g]),
  849. .AmpEnNewState_o (ampEnNewStates[g]),
  850. .SensEn_o (sensEn[g]),
  851. .MeasStart_o (measStartBus[g])
  852. );
  853. end
  854. endgenerate
  855. always @(*) begin
  856. if (!initRst) begin
  857. case(gainAutoEn)
  858. 4'd0: begin
  859. measStart = &measStartBus;
  860. end
  861. 4'd1: begin
  862. measStart = measStartBus[0];
  863. end
  864. 4'd2: begin
  865. measStart = measStartBus[1];
  866. end
  867. 4'd3: begin
  868. measStart = measStartBus[0]&measStartBus[1];
  869. end
  870. 4'd4: begin
  871. measStart = &measStartBus[2];
  872. end
  873. 4'd5: begin
  874. measStart = measStartBus[0]&measStartBus[2];
  875. end
  876. 4'd6: begin
  877. measStart = measStartBus[1]&measStartBus[2];
  878. end
  879. 4'd7: begin
  880. measStart = measStartBus[0]&measStartBus[1]&measStartBus[2];
  881. end
  882. 4'd8: begin
  883. measStart = measStartBus[3];
  884. end
  885. 4'd9: begin
  886. measStart = measStartBus[0]&measStartBus[3];
  887. end
  888. 4'd10: begin
  889. measStart = measStartBus[1]&measStartBus[3];
  890. end
  891. 4'd11: begin
  892. measStart = measStartBus[0]&measStartBus[1]&measStartBus[3];
  893. end
  894. 4'd12: begin
  895. measStart = measStartBus[2]&measStartBus[3];
  896. end
  897. 4'd13: begin
  898. measStart = measStartBus[0]&measStartBus[2]&measStartBus[3];
  899. end
  900. 4'd14: begin
  901. measStart = measStartBus[1]&measStartBus[2]&measStartBus[3];
  902. end
  903. 4'd15: begin
  904. measStart = &measStartBus;
  905. end
  906. endcase
  907. end
  908. end
  909. //--------------------------------------------------------------------------------
  910. // Trig TO/FROM DSP
  911. //--------------------------------------------------------------------------------
  912. Mux
  913. #(
  914. .CmdRegWidth (CmdRegWidth),
  915. .PGenNum (PGenNum),
  916. .TrigPortsNum (TrigPortsNum)
  917. )
  918. DspTrigMux
  919. (
  920. .Rst_i (initRst),
  921. .MuxCtrl_i (measNum2[13:9]),
  922. .DspTrigOut_i (1'b0),
  923. .DspStartCmd_i (1'b0),
  924. .IntTrig_i (1'b0),
  925. .IntTrig2_i (1'b0),
  926. .PulseBus_i (7'd0),
  927. .ExtPortsBus_i (Trig6to1_io),
  928. .MuxOut_o (DspTrigIn_o)
  929. );
  930. //--------------------------------------------------------------------------------
  931. // Dither Gen
  932. //--------------------------------------------------------------------------------
  933. DitherGenv2 DitherGenInst
  934. (
  935. .Rst_i (initRst),
  936. .Clk_i (gclk),
  937. .DitherCmd_i (ditherCtrl),
  938. .DitherCtrlT2R2_o (DitherCtrlCh1_o),
  939. .DitherCtrlT1R1_o (DitherCtrlCh2_o)
  940. );
  941. //--------------------------------------------------------------------------------
  942. // MeasTrigMux
  943. //--------------------------------------------------------------------------------
  944. Mux
  945. #(
  946. .CmdRegWidth (CmdRegWidth),
  947. .PGenNum (PGenNum),
  948. .TrigPortsNum (TrigPortsNum)
  949. )
  950. MeasTrigMux
  951. (
  952. .Rst_i (initRst),
  953. .MuxCtrl_i (muxCtrl3[14:10]),
  954. .DspTrigOut_i (1'b0),
  955. .DspStartCmd_i (startMeasSyncRR),
  956. .IntTrig_i (1'b0),
  957. .IntTrig2_i (1'b0),
  958. .PulseBus_i (7'b0),
  959. .ExtPortsBus_i (Trig6to1_io),
  960. .MuxOut_o (measTrig)
  961. );
  962. //--------------------------------------------------------------------------------
  963. // MeasStartEventGen
  964. //--------------------------------------------------------------------------------
  965. MeasStartEventGen MeasStartEventGenInst
  966. (
  967. .Rst_i (initRst),
  968. .Clk_i (gclk),
  969. .MeasTrig_i (measTrig),
  970. .StartMeasDsp_i (startMeasSyncRR),
  971. .StartMeasEvent_o (startMeasEvent),
  972. .InitTrig_o ()
  973. );
  974. //--------------------------------------------------------------------------------
  975. // IntTrig2 Mux
  976. //--------------------------------------------------------------------------------
  977. TrigInt2Mux
  978. #(
  979. .PGenNum (PGenNum)
  980. )
  981. InitTrig2Mux
  982. (
  983. .Rst_i (initRst),
  984. .MuxCtrl_i (muxCtrl3[23:20]),
  985. .PulseBus_i (pulseBus),
  986. .MuxOut_o (trigForIntTrig2)
  987. );
  988. //--------------------------------------------------------------------------------
  989. // MeasStartEventGen
  990. //--------------------------------------------------------------------------------
  991. MeasStartEventGen IntTrig2GenInst
  992. (
  993. .Rst_i (initRst),
  994. .Clk_i (gclk),
  995. .MeasTrig_i (trigForIntTrig2),
  996. // .StartMeasDsp_i (startMeasEvent),
  997. .StartMeasDsp_i (intTrig1),
  998. .StartMeasEvent_o (),
  999. .InitTrig_o (intTrig2)
  1000. );
  1001. //--------------------------------------------------------------------------------
  1002. // Pulse Meas modules
  1003. //--------------------------------------------------------------------------------
  1004. //--------------------------------------------------------------------------------
  1005. // Pulse Gens
  1006. //--------------------------------------------------------------------------------
  1007. PGenRstGenerator PGenRstGen
  1008. (
  1009. .Rst_i (initRst),
  1010. .Clk_i (gclk),
  1011. .PGenRst_i (pgRstArray),
  1012. .PGenRst_o (pGenRst),
  1013. .RstDone_o (pGenRstDone)
  1014. );
  1015. genvar j;
  1016. generate
  1017. for (j=0; j<PGenNum; j=j+1) begin :PGen
  1018. Mux
  1019. #(
  1020. .CmdRegWidth (CmdRegWidth),
  1021. .PGenNum (PGenNum),
  1022. .TrigPortsNum (TrigPortsNum)
  1023. )
  1024. PulseGenMux
  1025. (
  1026. .Rst_i (initRst),
  1027. .MuxCtrl_i (pgMuxCtrlArray[j]),
  1028. .DspTrigOut_i (1'b0),
  1029. .DspStartCmd_i (1'b0),
  1030. .IntTrig_i (intTrig1),
  1031. .IntTrig2_i (intTrig2),
  1032. .PulseBus_i (pulseBus),
  1033. .ExtPortsBus_i (Trig6to1_io),
  1034. .MuxOut_o (pgMuxedOut[j])
  1035. );
  1036. PulseGen
  1037. #(
  1038. .CmdRegWidth (CmdRegWidth)
  1039. )
  1040. PulseGenerator
  1041. (
  1042. .Rst_i (initRst|pGenRst[j]|pGenMeasRst[j]),
  1043. .Clk_i (gclk),
  1044. .EnPulse_i (pgMuxedOut[j]),
  1045. .PulsePol_i (pgPulsePolArray[j]),
  1046. .EnEdge_i (pgEnEdgeArray[j]),
  1047. .Mode_i (pgModeArray[j]),
  1048. .P1Del_i (pgP1DelArray[j]),
  1049. .P2Del_i (pgP2DelArray[j]),
  1050. .P3Del_i (pgP3DelArray[j]),
  1051. .P1Width_i (pgP1WidthArray[j]),
  1052. .P2Width_i (pgP2WidthArray[j]),
  1053. .P3Width_i (pgP3WidthArray[j]),
  1054. .Pulse_o (pulseBus[j])
  1055. );
  1056. // PulseGenV2
  1057. // #(
  1058. // .CmdRegWidth (CmdRegWidth)
  1059. // )
  1060. // TestPgen
  1061. // (
  1062. // .Rst_i (initRst|pGenRst[j]|pGenMeasRst[j]),
  1063. // .Clk_i (gclk),
  1064. // .EnPulse_i (pgMuxedOut[j]),
  1065. // .PulsePol_i (pgPulsePolArray[j]),
  1066. // .EnEdge_i (pgEnEdgeArray[j]),
  1067. // .Mode_i (pgModeArray[j]),
  1068. // .P1Del_i (pgP1DelArray[j]),
  1069. // .P2Del_i (pgP2DelArray[j]),
  1070. // .P3Del_i (pgP3DelArray[j]),
  1071. // .P1Width_i (pgP1WidthArray[j]),
  1072. // .P2Width_i (pgP2WidthArray[j]),
  1073. // .P3Width_i (pgP3WidthArray[j]),
  1074. // .Pulse_o ()
  1075. // );
  1076. end
  1077. endgenerate
  1078. //--------------------------------------------------------------------------------
  1079. // External ports mux
  1080. //--------------------------------------------------------------------------------
  1081. genvar l;
  1082. generate
  1083. for (l=0; l<TrigPortsNum; l=l+1) begin :ExtPortsMux
  1084. Mux
  1085. #(
  1086. .CmdRegWidth (CmdRegWidth),
  1087. .PGenNum (PGenNum),
  1088. .TrigPortsNum (TrigPortsNum)
  1089. )
  1090. ExtPortsMux
  1091. (
  1092. .Rst_i (initRst),
  1093. .MuxCtrl_i (extTrigMuxCtrlArray[l]),
  1094. .DspTrigOut_i (DspTrigOut_i),
  1095. .DspStartCmd_i (startMeasSyncRR), //tut nichego nebilo 14.02.2023 zamknul suda startMeasSync
  1096. .IntTrig_i (intTrig1),
  1097. .IntTrig2_i (intTrig2),
  1098. .PulseBus_i (pulseBus),
  1099. .ExtPortsBus_i (Trig6to1_io),
  1100. .MuxOut_o (extPortsMuxedOut[l])
  1101. );
  1102. end
  1103. endgenerate
  1104. //--------------------------------------------------------------------------------
  1105. // SlowMod Out Muxer
  1106. //--------------------------------------------------------------------------------
  1107. Mux
  1108. #(
  1109. .CmdRegWidth (CmdRegWidth),
  1110. .PGenNum (PGenNum),
  1111. .TrigPortsNum (TrigPortsNum)
  1112. )
  1113. SlowModMux
  1114. (
  1115. .Rst_i (initRst),
  1116. .MuxCtrl_i (measNum2[18:14]),
  1117. .DspTrigOut_i (1'b0),
  1118. .DspStartCmd_i (1'b0),
  1119. .IntTrig_i (1'b0),
  1120. .IntTrig2_i (1'b0),
  1121. .PulseBus_i (pulseBus),
  1122. .ExtPortsBus_i (Trig6to1_io),
  1123. .MuxOut_o (slowMod)
  1124. );
  1125. //--------------------------------------------------------------------------------
  1126. // FastMod Out Muxer
  1127. //--------------------------------------------------------------------------------
  1128. Mux
  1129. #(
  1130. .CmdRegWidth (CmdRegWidth),
  1131. .PGenNum (PGenNum),
  1132. .TrigPortsNum (TrigPortsNum)
  1133. )
  1134. FastModMux
  1135. (
  1136. .Rst_i (initRst),
  1137. .MuxCtrl_i (measNum2[23:19]),
  1138. .DspTrigOut_i (1'b0),
  1139. .DspStartCmd_i (1'b0),
  1140. .IntTrig_i (1'b0),
  1141. .IntTrig2_i (1'b0),
  1142. .PulseBus_i (pulseBus),
  1143. .ExtPortsBus_i (Trig6to1_io),
  1144. .MuxOut_o (fastMod)
  1145. );
  1146. //--------------------------------------------------------------------------------
  1147. // Software Gating
  1148. //--------------------------------------------------------------------------------
  1149. Mux
  1150. #(
  1151. .CmdRegWidth (CmdRegWidth),
  1152. .PGenNum (PGenNum),
  1153. .TrigPortsNum (TrigPortsNum)
  1154. )
  1155. GatingMux
  1156. (
  1157. .Rst_i (initRst),
  1158. .MuxCtrl_i (muxCtrl3[19:15]),
  1159. .DspTrigOut_i (1'b0),
  1160. .DspStartCmd_i (1'b0),
  1161. .IntTrig_i (1'b0),
  1162. .IntTrig2_i (1'b0),
  1163. .PulseBus_i (pulseBus),
  1164. .ExtPortsBus_i (Trig6to1_io),
  1165. .MuxOut_o (gatingPulse)
  1166. );
  1167. //--------------------------------------------------------------------------------
  1168. // SampleStrobeMux
  1169. //--------------------------------------------------------------------------------
  1170. Mux
  1171. #(
  1172. .CmdRegWidth (CmdRegWidth),
  1173. .PGenNum (PGenNum),
  1174. .TrigPortsNum (TrigPortsNum)
  1175. )
  1176. SampleStrobeMux
  1177. (
  1178. .Rst_i (initRst),
  1179. .MuxCtrl_i (muxCtrl2[4:0]),
  1180. .DspTrigOut_i (1'b0),
  1181. .DspStartCmd_i (1'b0),
  1182. .IntTrig_i (intTrig1),
  1183. .IntTrig2_i (1'b0),
  1184. .PulseBus_i (pulseBus),
  1185. .ExtPortsBus_i (Trig6to1_io),
  1186. .MuxOut_o (sampleStrobe)
  1187. );
  1188. //--------------------------------------------------------------------------------
  1189. // SampleStrobeGenRstDemux
  1190. //--------------------------------------------------------------------------------
  1191. SampleStrobeGenRstDemux
  1192. #(
  1193. .CmdRegWidth (CmdRegWidth),
  1194. .PGenNum (PGenNum),
  1195. .TrigPortsNum (TrigPortsNum)
  1196. )
  1197. SampleStrobeGenRstDemux
  1198. (
  1199. .Rst_i (initRst),
  1200. .MuxCtrl_i (muxCtrl2[4:0]),
  1201. .GenRst_i (stopMeas),
  1202. .RstDemuxOut_o (pGenMeasRst)
  1203. );
  1204. //--------------------------------------------------------------------------------
  1205. // Active Port Selection
  1206. //--------------------------------------------------------------------------------
  1207. ActivePortSelector ActivePortSel
  1208. (
  1209. .Rst_i (initRst),
  1210. .Mod_i (slowMod),
  1211. .Ctrl_i (measCtrl[7:4]),
  1212. .Ctrl_o (modKeyCtrl)
  1213. );
  1214. //--------------------------------------------------------------------------------
  1215. // Debug led
  1216. //--------------------------------------------------------------------------------
  1217. always @(posedge gclk) begin
  1218. if (initRst) begin
  1219. testCnt <= 32'b0;
  1220. end else if (testCnt != TESTCNTPARAM) begin
  1221. testCnt <= testCnt+1;
  1222. end else begin
  1223. testCnt <= 32'd0;
  1224. end
  1225. end
  1226. always @(posedge gclk) begin
  1227. if (initRst) begin
  1228. ledReg <= 1'b0;
  1229. end else if ((testCnt == TESTCNTPARAM-1)) begin
  1230. ledReg <= ~ledReg;
  1231. end
  1232. end
  1233. endmodule