DspInterface.v 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340
  1. `timescale 1ns / 1ps
  2. //////////////////////////////////////////////////////////////////////////////////
  3. // company:
  4. // engineer:
  5. //
  6. // create date: 16:37:06 07/11/2019
  7. // design name:
  8. // module name: dsp_linkport_interface
  9. // project name:
  10. // target devices:
  11. // tool versions:
  12. // description:
  13. //
  14. // dependencies:
  15. //
  16. // revision:
  17. // revision 0.01 - file created
  18. // additional comments:
  19. //
  20. //////////////////////////////////////////////////////////////////////////////////
  21. module DspInterface
  22. #(
  23. parameter AdcDataWidth = 14,
  24. parameter ExtAdcDataWidth = 16,
  25. parameter ODataWidth = 16,
  26. parameter ResultWidth = 40,
  27. parameter ChNum = 16,
  28. parameter CmdRegWidth = 32,
  29. parameter CmdDataRegWith = 24,
  30. parameter HeaderWidth = 7,
  31. parameter DataCntWidth = 5,
  32. parameter CmdWidth = 3
  33. )
  34. (
  35. input Clk_i,
  36. input Rst_i,
  37. input OscWind_i,
  38. input StartMeasDsp_i,
  39. input DspReadyForRx_i,
  40. input [31:0] MeasNum_i,
  41. input Mosi_i,
  42. input Sck_i,
  43. input Ss_i,
  44. input Mode_i,
  45. input [CmdWidth-2:0] PortSel_i,
  46. input [CmdWidth-1:0] DecimFactor_i,
  47. input [CmdRegWidth-9:0] IfFtwL_i,
  48. input [CmdRegWidth-9:0] IfFtwH_i,
  49. output OscDataRdFlag_o,
  50. input [AdcDataWidth-1:0] Adc1ChT1Data_i,
  51. input [AdcDataWidth-1:0] Adc1ChR1Data_i,
  52. input [AdcDataWidth-1:0] Adc2ChR2Data_i,
  53. input [AdcDataWidth-1:0] Adc2ChT2Data_i,
  54. output Mosi_o,
  55. output Sck_o,
  56. output Ss0_o,
  57. output Ss1_o,
  58. input Miso_i,
  59. output Miso_o,
  60. output [CmdRegWidth-1:0] CmdDataReg_o,
  61. output CmdDataVal_o,
  62. input [CmdDataRegWith-1:0] AnsReg_i,
  63. output [HeaderWidth-1:0] AnsAddr_o,
  64. output LpOutFs_o,
  65. output LpOutClk_o,
  66. output [ODataWidth-1:0] LpOutData_o,
  67. input [ResultWidth-1:0] Adc1T1ImResult_i, //T1_FIRST_IM
  68. input [ResultWidth-1:0] Adc1T1ReResult_i, //T1_FIRST_RE
  69. input [ResultWidth-1:0] Adc1R1ImResult_i, //T2_FIRST_IM
  70. input [ResultWidth-1:0] Adc1R1ReResult_i, //T2_FIRST_RE
  71. input [ResultWidth-1:0] Adc2R2ImResult_i, //T2_SECOND_IM
  72. input [ResultWidth-1:0] Adc2R2ReResult_i, //T2_SECOND_RE
  73. input [ResultWidth-1:0] Adc2T2ImResult_i, //T1_SECOND_IM
  74. input [ResultWidth-1:0] Adc2T2ReResult_i, //T1_SECOND_RE
  75. input [ChNum-1:0] ServiseRegData_i,
  76. input LpOutStart_i
  77. );
  78. //================================================================================
  79. // REG/WIRE
  80. //================================================================================
  81. wire [ResultWidth*(ChNum*2)-1:0] measDataBus;
  82. wire [ResultWidth*(ChNum*2)-1:0] fftDataBus;
  83. wire [ResultWidth*(ChNum*2)-1:0] bypassDataBus;
  84. reg [ResultWidth*(ChNum*2)-1:0] dataForFifo;
  85. reg dataForFifoVal;
  86. wire fftDataBusVal;
  87. wire bypassDataBusVal;
  88. wire [ResultWidth*(ChNum*2)-1:0] measDataBusTx;
  89. wire measDataValTx;
  90. wire ppiBusy;
  91. reg signed [15:0] adc1ChT1DataExt;
  92. reg signed [15:0] adc1ChR1DataExt;
  93. reg signed [15:0] adc2ChR2DataExt;
  94. reg signed [15:0] adc2ChT2DataExt;
  95. reg signed [AdcDataWidth-1:0] currDataChannel;
  96. wire signed [AdcDataWidth-1:0] testData;
  97. wire signed [15:0] filteredDecimDataI;
  98. wire signed [15:0] filteredDecimDataQ;
  99. wire filteredDecimDataVal;
  100. //================================================================================
  101. // ASSIGNMENTS
  102. //================================================================================
  103. assign measDataBus [(ResultWidth*(ChNum*2-7))-1-:ResultWidth] = Adc1T1ImResult_i;
  104. assign measDataBus [(ResultWidth*(ChNum*2-6))-1-:ResultWidth] = Adc1T1ReResult_i;
  105. assign measDataBus [(ResultWidth*(ChNum*2-5))-1-:ResultWidth] = Adc1R1ImResult_i;
  106. assign measDataBus [(ResultWidth*(ChNum*2-4))-1-:ResultWidth] = Adc1R1ReResult_i;
  107. assign measDataBus [(ResultWidth*(ChNum*2-3))-1-:ResultWidth] = Adc2T2ImResult_i;
  108. assign measDataBus [(ResultWidth*(ChNum*2-2))-1-:ResultWidth] = Adc2T2ReResult_i;
  109. assign measDataBus [(ResultWidth*(ChNum*2-1))-1-:ResultWidth] = Adc2R2ImResult_i;
  110. assign measDataBus [(ResultWidth*(ChNum*2-0))-1-:ResultWidth] = Adc2R2ReResult_i;
  111. // assign measDataBus [(ResultWidth*(ChNum*2-7))-1-:ResultWidth] = 32'h4000_0000; //2 in float
  112. // assign measDataBus [(ResultWidth*(ChNum*2-6))-1-:ResultWidth] = 32'h4040_0000; //3 in float
  113. // assign measDataBus [(ResultWidth*(ChNum*2-5))-1-:ResultWidth] = 32'h4080_0000; //4 in float
  114. // assign measDataBus [(ResultWidth*(ChNum*2-4))-1-:ResultWidth] = 32'h4110_0000; //9 in float
  115. // assign measDataBus [(ResultWidth*(ChNum*2-3))-1-:ResultWidth] = 32'h3f80_0000; //1 in float
  116. // assign measDataBus [(ResultWidth*(ChNum*2-2))-1-:ResultWidth] = 32'h40c0_0000; //6 in float
  117. // assign measDataBus [(ResultWidth*(ChNum*2-1))-1-:ResultWidth] = 32'h40a0_0000; //5 in float
  118. // assign measDataBus [(ResultWidth*(ChNum*2-0))-1-:ResultWidth] = 32'h4000_0000; //2 in float
  119. assign OscDataRdFlag_o = measDataValTx;
  120. //================================================================================
  121. // CODING
  122. //================================================================================
  123. reg oscWindR;
  124. reg [15:0] testPatternData;
  125. wire oscWindNeg = (!OscWind_i&oscWindR);
  126. always @(posedge Clk_i) begin
  127. if (!Rst_i) begin
  128. oscWindR <= OscWind_i;
  129. end else begin
  130. oscWindR <= 0;
  131. end
  132. end
  133. always @(posedge Clk_i) begin
  134. if (!Rst_i) begin
  135. if (oscWindNeg) begin
  136. testPatternData <= ~testPatternData;
  137. end
  138. end else begin
  139. testPatternData <= 16'h1fff;
  140. end
  141. end
  142. always @(posedge Clk_i) begin
  143. if (!Rst_i) begin
  144. case(PortSel_i)
  145. 0: begin
  146. // currDataChannel <= testPatternData;
  147. currDataChannel <= Adc1ChT1Data_i;
  148. end
  149. 1: begin
  150. currDataChannel <= Adc1ChR1Data_i;
  151. end
  152. 2: begin
  153. currDataChannel <= Adc2ChT2Data_i;
  154. end
  155. 3: begin
  156. currDataChannel <= Adc2ChR2Data_i;
  157. end
  158. endcase
  159. end else begin
  160. currDataChannel <= 0;
  161. end
  162. end
  163. SlaveSpi
  164. #(
  165. .CmdRegWidth (CmdRegWidth),
  166. .DataCntWidth (DataCntWidth),
  167. .HeaderWidth (HeaderWidth)
  168. )
  169. DspSlaveSpi
  170. (
  171. .Clk_i (Clk_i),
  172. .Rst_i (Rst_i),
  173. .Data_o (CmdDataReg_o),
  174. .Val_o (CmdDataVal_o),
  175. .Mosi_i (Mosi_i),
  176. .Sck_i (Sck_i),
  177. .Ss_i (Ss_i),
  178. .Mosi_o (Mosi_o),
  179. .Sck_o (Sck_o),
  180. .Ss0_o (Ss0_o),
  181. .Ss1_o (Ss1_o),
  182. .AnsAddr_o (AnsAddr_o),
  183. .AnsReg_i (AnsReg_i),
  184. .Miso_i (Miso_i),
  185. .Miso_o (Miso_o)
  186. );
  187. // DecimFilterWrapper DecimFilter
  188. // (
  189. // .Clk_i (Clk_i),
  190. // .Rst_i (Rst_i),
  191. // .OscWind_i (OscWind_i),
  192. // .DecimFactor_i (DecimFactor_i),
  193. // .IfFtwL_i (IfFtwL_i),
  194. // .IfFtwH_i (IfFtwH_i),
  195. // .AdcData_i (currDataChannel),
  196. // .TestData_o (testData),
  197. // .FilteredAdcDataI_o (filteredDecimDataI),
  198. // .FilteredAdcDataQ_o (filteredDecimDataQ),
  199. // .FilteredDataVal_o (filteredDecimDataVal)
  200. // );
  201. // FftDataFormer FftDataFormerInst
  202. // (
  203. // .Clk_i (Clk_i),
  204. // .Rst_i (Rst_i),
  205. // .OscWind_i (OscWind_i),
  206. // .MeasNum_i (MeasNum_i),
  207. // .AdcData_i ({filteredDecimDataI,filteredDecimDataQ}),
  208. // .AdcData_i ({testPatternData,testPatternData}),
  209. // .AdcDataVal_i (filteredDecimDataVal),
  210. // .OscDataBus_o (fftDataBus),
  211. // .OscDataBusVal_o (fftDataBusVal)
  212. // );
  213. // OscDataFormer BypassDataFormer
  214. // (
  215. // .Clk_i (Clk_i),
  216. // .Rst_i (Rst_i),
  217. // .OscWind_i (OscWind_i),
  218. // .MeasNum_i (MeasNum_i),
  219. // .AdcData_i (currDataChannel),
  220. // .OscDataBus_o (bypassDataBus),
  221. // .OscDataBusVal_o (bypassDataBusVal)
  222. // );
  223. // always @(posedge Clk_i) begin
  224. // if (!Rst_i) begin
  225. // if (Mode_i) begin
  226. // if (DecimFactor_i == 0) begin
  227. // dataForFifo <= bypassDataBus;
  228. // dataForFifoVal <= bypassDataBusVal;
  229. // end else begin
  230. // dataForFifo <= fftDataBus;
  231. // dataForFifoVal <= fftDataBusVal;
  232. // end
  233. // end else begin
  234. // dataForFifo <= measDataBus;
  235. // dataForFifoVal <= LpOutStart_i;
  236. // end
  237. // end else begin
  238. // dataForFifo <= 0;
  239. // dataForFifoVal <= 0;
  240. // end
  241. // end
  242. MeasDataFifoWrapper
  243. #(
  244. .DataWidth (ResultWidth),
  245. .ChNum (ChNum)
  246. )
  247. MeasDataFifoInst
  248. (
  249. .Clk_i (Clk_i),
  250. .Rst_i (Rst_i),
  251. .PpiBusy_i (ppiBusy),
  252. .MeasNum_i (MeasNum_i),
  253. .StartMeasDsp_i (StartMeasDsp_i),
  254. .DspReadyForRx_i(DspReadyForRx_i),
  255. .MeasDataBus_i (measDataBus),
  256. // .MeasDataBus_i (dataForFifo),
  257. .MeasDataVal_i (LpOutStart_i),
  258. // .MeasDataVal_i (dataForFifoVal),
  259. .MeasDataBus_o (measDataBusTx),
  260. .MeasDataVal_o (measDataValTx)
  261. );
  262. DspPpiOut
  263. #(
  264. .ODataWidth (ODataWidth),
  265. .ResultWidth (ResultWidth),
  266. .ChNum (ChNum)
  267. )
  268. MeasDataPpiOut
  269. (
  270. .Rst_i (Rst_i),
  271. .Clk_i (Clk_i),
  272. .MeasDataBus_i (measDataBusTx),
  273. .ServiseRegData_i (ServiseRegData_i),
  274. .PpiBusy_o (ppiBusy),
  275. .LpOutStart_i (measDataValTx),
  276. .LpOutClk_o (LpOutClk_o),
  277. .LpOutFs_o (LpOutFs_o),
  278. .LpOutData_o (LpOutData_o)
  279. );
  280. endmodule