S5443Top.v 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418
  1. `timescale 1ns / 1ps
  2. (* keep_hierarchy = "yes" *)
  3. //////////////////////////////////////////////////////////////////////////////////
  4. // company:
  5. // engineer:
  6. //
  7. // create date: 12:23:20 05/20/2019
  8. // design name:
  9. // module name: S5443Top
  10. // project name:
  11. // target devices:
  12. // tool versions:
  13. // description:
  14. //
  15. // dependencies:
  16. //
  17. // revision:
  18. // revision 0.01 - file created
  19. // additional comments:
  20. //
  21. //================================================================================
  22. //
  23. //Spi clock for ADC initialization is 15Mhz.
  24. //Spi clock for RegMap work is 41Mhz.
  25. //Нужно сделать процедуру сброса для импульсных измерений, такую же как для обычных, тоесть по детектированию спадающего фронта StartMeas.
  26. //Забрать из команды настройки измерения, биты управления ключем и замкнуть на выходы.
  27. //////////////////////////////////////////////////////////////////////////////////
  28. // xc7s25-2csga225
  29. // new feature added
  30. module S5443Top
  31. #(
  32. parameter LpDataWidth = 16,
  33. parameter CtrlWidth = 4,
  34. parameter AdcDataWidth = 14,
  35. parameter ThresholdWidth = 24,
  36. parameter ResultWidth = 32,
  37. parameter ChNum = 4,
  38. parameter PGenNum = 7,
  39. parameter TrigPortsNum = 6,
  40. parameter Ratio = 8,
  41. parameter DelayValue = 24000,
  42. parameter LengthWidth = 2000,
  43. parameter DataWidth = 24,
  44. parameter DataNum = 26,
  45. parameter CmdRegWidth = 32,
  46. parameter HeaderWidth = 7,
  47. parameter CmdDataRegWith = 24,
  48. parameter DataCntWidth = 5,
  49. parameter Divparam = 4,
  50. parameter MeasPeriod = 44,
  51. parameter PhIncWidth = 32,
  52. parameter NcoWidth = 18
  53. )
  54. (
  55. //common ports
  56. input Clk_i,
  57. output Led_o,
  58. //fpga-adc1 data interface
  59. input Adc1FclkP_i,
  60. input Adc1FclkN_i,
  61. input Adc1DataDa0P_i,
  62. input Adc1DataDa0N_i,
  63. input Adc1DataDa1P_i,
  64. input Adc1DataDa1N_i,
  65. input Adc1DataDb0P_i,
  66. input Adc1DataDb0N_i,
  67. input Adc1DataDb1P_i,
  68. input Adc1DataDb1N_i,
  69. //fpga-adc2 data interface
  70. input Adc2FclkP_i,
  71. input Adc2FclkN_i,
  72. input Adc2DataDa0P_i,
  73. input Adc2DataDa0N_i,
  74. input Adc2DataDa1P_i,
  75. input Adc2DataDa1N_i,
  76. input Adc2DataDb0P_i,
  77. input Adc2DataDb0N_i,
  78. input Adc2DataDb1P_i,
  79. input Adc2DataDb1N_i,
  80. //fpga-adc's initialization interface
  81. output AdcInitMosi_o,
  82. output AdcInitClk_o,
  83. output Adc1InitCs_o,
  84. output Adc2InitCs_o,
  85. output AdcInitRst_o,
  86. //ditherCtrl
  87. output DitherCtrlCh1_o,
  88. output DitherCtrlCh2_o,
  89. //fpga-dsp cmd interface
  90. input Mosi_i,
  91. input Sck_i,
  92. input Ss_i,
  93. input Miso_i,
  94. output Miso_o,
  95. //fpga-dsp data interface
  96. output LpOutClk_o,
  97. output LpOutFs_o,
  98. output [LpDataWidth-1:0] LpOutData_o,
  99. //fpga-dsp signals
  100. input StartMeas_i, //"high"- start meas, "low"-stop meas
  101. output StartMeasEvent_o,
  102. output EndMeas_o,
  103. output TimersClk_o,
  104. //trigger's
  105. inout [TrigPortsNum-1:0] Trig6to1_io, //Trigger0 from/to external device
  106. output [TrigPortsNum-1:0] Trig6to1Dir_o, //Trigger0 direction
  107. input DspTrigOut_i, //Trig from DSP
  108. output DspTrigIn_o, //Trig To DSP
  109. //overload lines
  110. input OverloadS_i,
  111. output Overload_o,
  112. //modulation & active port selection
  113. output [3:0] PortSel_o, //управление модулятором через ключ
  114. output [3:0] PortSelDir_o, //управление направлением двунаправленного буффера
  115. //mod out line
  116. output Mod_o,
  117. //gain lines
  118. input DspReadyForRx_i,
  119. output DspReadyForRxToFpgaS_o,
  120. output StartMeasDsp_o,
  121. output [ChNum-1:0] AmpEn_o, // 0-adc1ChA 1-adc1ChB 2-adc2ChA 3-adc2ChB
  122. ///test port for testbench
  123. input [AdcDataWidth-1:0] AdcData_i
  124. );
  125. //================================================================================
  126. // reg/wire
  127. //================================================================================
  128. //captured data
  129. wire [AdcDataWidth-1:0] adc1ChT1Data;
  130. wire [AdcDataWidth-1:0] adc1ChR1Data;
  131. wire [AdcDataWidth-1:0] adc2ChR2Data;
  132. wire [AdcDataWidth-1:0] adc2ChT2Data;
  133. reg startMeasSync;
  134. reg startMeasSyncR;
  135. reg startMeasSyncRR;
  136. wire startMeasEvent;
  137. wire intTrig1;
  138. reg startMeasEventReg;
  139. wire gatingPulse;
  140. wire sampleStrobe;
  141. wire [ChNum-1:0] measStartBus;
  142. wire measStart;
  143. //spi signals for adc init
  144. wire adcInitRst;
  145. wire adcInitMosi;
  146. wire adcInitSck;
  147. wire adc0InitCs;
  148. wire adc1InitCs;
  149. wire [ResultWidth-1:0] adc1ImT1;
  150. wire [ResultWidth-1:0] adc1ReT1;
  151. wire [ResultWidth-1:0] adc1ImR1;
  152. wire [ResultWidth-1:0] adc1ReR1;
  153. wire [ResultWidth-1:0] adc2ImT2;
  154. wire [ResultWidth-1:0] adc2ReT2;
  155. wire [ResultWidth-1:0] adc2ImR2;
  156. wire [ResultWidth-1:0] adc2ReR2;
  157. wire measDataRdy;
  158. wire timersClk;
  159. wire [ThresholdWidth-1:0] lowThreshold;
  160. wire [ThresholdWidth-1:0] highThreshold;
  161. wire initRst;
  162. wire gclk;
  163. reg ledReg;
  164. wire [CmdRegWidth-1:0] cmdDataReg;
  165. wire cmdDataVal;
  166. wire [CmdDataRegWith-1:0] ansReg;
  167. wire [HeaderWidth-1:0] ansAddr;
  168. wire [CmdDataRegWith-1:0] gainCtrl;
  169. wire [CmdDataRegWith-1:0] gainLowThreshT1;
  170. wire [CmdDataRegWith-1:0] gainHighThreshT1;
  171. wire [CmdDataRegWith-1:0] gainLowThreshR1;
  172. wire [CmdDataRegWith-1:0] gainHighThreshR1;
  173. wire [CmdDataRegWith-1:0] gainLowThreshT2;
  174. wire [CmdDataRegWith-1:0] gainHighThreshT2;
  175. wire [CmdDataRegWith-1:0] gainLowThreshR2;
  176. wire [CmdDataRegWith-1:0] gainHighThreshR2;
  177. wire [ChNum-1:0] overCtrlChannels;
  178. wire [CmdDataRegWith-1:0] overCtrl = {{CmdDataRegWith-ChNum{1'b0}},overCtrlChannels};
  179. wire [CmdDataRegWith-1:0] overThresh;
  180. wire [CmdDataRegWith-1:0] ditherCtrl;
  181. wire [CmdDataRegWith-1:0] windowGenPhase1;
  182. wire [CmdDataRegWith-1:0] windowGenPhase2;
  183. wire [CmdDataRegWith-1:0] adcCtrl;
  184. wire [CmdDataRegWith-1:0] adcDirectRd0;
  185. wire [CmdDataRegWith-1:0] adcDirectRd1;
  186. wire [CmdDataRegWith-1:0] ifFtwL;
  187. wire [CmdDataRegWith-1:0] ifFtwH;
  188. wire [CmdDataRegWith-1:0] measCtrl;
  189. wire [CmdDataRegWith-1:0] amplitudeMod;
  190. wire [CmdDataRegWith-1:0] dspTrigIn;
  191. wire [CmdDataRegWith-1:0] dspTrigOut;
  192. wire [CmdDataRegWith-1:0] dspTrigIn1;
  193. wire [CmdDataRegWith-1:0] dspTrigIn2;
  194. wire [CmdDataRegWith-1:0] dspTrigOut1;
  195. wire [CmdDataRegWith-1:0] dspTrigOut2;
  196. wire [CmdDataRegWith-1:0] filterCorrCoefL;
  197. wire [CmdDataRegWith-1:0] filterCorrCoefH;
  198. wire trigToDsp0;
  199. wire trigToDsp1;
  200. wire intTrigToExtDev0;
  201. wire intTrigToExtDev1;
  202. wire delayDoneFlag0;
  203. wire delayDoneFlag1;
  204. wire trigEn0;
  205. wire trigEn1;
  206. wire stopMeas;
  207. reg stopMeasR;
  208. wire [NcoWidth-1:0] ncoCos;
  209. wire [NcoWidth-1:0] ncoSin;
  210. wire [CmdDataRegWith-1:0] gainLowThresholdBus [ChNum-1:0];
  211. wire [CmdDataRegWith-1:0] gainHighThresholdBus [ChNum-1:0];
  212. wire [ChNum-1:0] ampEnNewStates;
  213. wire [ChNum-1:0] sensEn;
  214. wire [ChNum-1:0] gainManual;
  215. wire [ChNum-1:0] gainAutoEn;
  216. wire [AdcDataWidth-1:0] adcDataBus [ChNum-1:0];
  217. wire overCtrlR = |overCtrlChannels[ChNum-1:0];
  218. localparam TESTCNTPARAM = 32'd100000000;
  219. reg [31:0] testCnt;
  220. wire refClk;
  221. wire windClk150;
  222. wire measWind;
  223. wire measTrig;
  224. wire trigForIntTrig2;
  225. wire intTrig2;
  226. wire measTrigVal;
  227. wire refSeqPulse;
  228. wire refSeq;
  229. //Pmeas wires
  230. //PG1 Regs
  231. wire [CmdDataRegWith-1:0] pG1P1Del;
  232. wire [CmdDataRegWith-1:0] pG1P2Del;
  233. wire [CmdDataRegWith-1:0] pG1P3Del;
  234. wire [CmdDataRegWith-1:0] pG1P123Del;
  235. wire [CmdDataRegWith-1:0] pG1P1Width;
  236. wire [CmdDataRegWith-1:0] pG1P2Width;
  237. wire [CmdDataRegWith-1:0] pG1P3Width;
  238. wire [CmdDataRegWith-1:0] pG1P123Width;
  239. //PG2 Regs
  240. wire [CmdDataRegWith-1:0] pG2P1Del;
  241. wire [CmdDataRegWith-1:0] pG2P2Del;
  242. wire [CmdDataRegWith-1:0] pG2P3Del;
  243. wire [CmdDataRegWith-1:0] pG2P123Del;
  244. wire [CmdDataRegWith-1:0] pG2P1Width;
  245. wire [CmdDataRegWith-1:0] pG2P2Width;
  246. wire [CmdDataRegWith-1:0] pG2P3Width;
  247. wire [CmdDataRegWith-1:0] pG2P123Width;
  248. //PG3 Regs
  249. wire [CmdDataRegWith-1:0] pG3P1Del;
  250. wire [CmdDataRegWith-1:0] pG3P2Del;
  251. wire [CmdDataRegWith-1:0] pG3P3Del;
  252. wire [CmdDataRegWith-1:0] pG3P123Del;
  253. wire [CmdDataRegWith-1:0] pG3P1Width;
  254. wire [CmdDataRegWith-1:0] pG3P2Width;
  255. wire [CmdDataRegWith-1:0] pG3P3Width;
  256. wire [CmdDataRegWith-1:0] pG3P123Width;
  257. //PG4 Regs
  258. wire [CmdDataRegWith-1:0] pG4P1Del;
  259. wire [CmdDataRegWith-1:0] pG4P2Del;
  260. wire [CmdDataRegWith-1:0] pG4P3Del;
  261. wire [CmdDataRegWith-1:0] pG4P123Del;
  262. wire [CmdDataRegWith-1:0] pG4P1Width;
  263. wire [CmdDataRegWith-1:0] pG4P2Width;
  264. wire [CmdDataRegWith-1:0] pG4P3Width;
  265. wire [CmdDataRegWith-1:0] pG4P123Width;
  266. //PG5 Regs
  267. wire [CmdDataRegWith-1:0] pG5P1Del;
  268. wire [CmdDataRegWith-1:0] pG5P2Del;
  269. wire [CmdDataRegWith-1:0] pG5P3Del;
  270. wire [CmdDataRegWith-1:0] pG5P123Del;
  271. wire [CmdDataRegWith-1:0] pG5P1Width;
  272. wire [CmdDataRegWith-1:0] pG5P2Width;
  273. wire [CmdDataRegWith-1:0] pG5P3Width;
  274. wire [CmdDataRegWith-1:0] pG5P123Width;
  275. //PG6 Regs
  276. wire [CmdDataRegWith-1:0] pG6P1Del;
  277. wire [CmdDataRegWith-1:0] pG6P2Del;
  278. wire [CmdDataRegWith-1:0] pG6P3Del;
  279. wire [CmdDataRegWith-1:0] pG6P123Del;
  280. wire [CmdDataRegWith-1:0] pG6P1Width;
  281. wire [CmdDataRegWith-1:0] pG6P2Width;
  282. wire [CmdDataRegWith-1:0] pG6P3Width;
  283. wire [CmdDataRegWith-1:0] pG6P123Width;
  284. //PG7 Regs
  285. wire [CmdDataRegWith-1:0] pG7P1Del;
  286. wire [CmdDataRegWith-1:0] pG7P2Del;
  287. wire [CmdDataRegWith-1:0] pG7P3Del;
  288. wire [CmdDataRegWith-1:0] pG7P123Del;
  289. wire [CmdDataRegWith-1:0] pG7P1Width;
  290. wire [CmdDataRegWith-1:0] pG7P2Width;
  291. wire [CmdDataRegWith-1:0] pG7P3Width;
  292. wire [CmdDataRegWith-1:0] pG7P123Width;
  293. wire [CmdDataRegWith-1:0] measNum1;
  294. wire [CmdDataRegWith-1:0] measNum2;
  295. wire [CmdDataRegWith-1:0] pgMode0;
  296. wire [CmdDataRegWith-1:0] pgMode1;
  297. wire [CmdDataRegWith-1:0] muxCtrl1;
  298. wire [CmdDataRegWith-1:0] muxCtrl2;
  299. wire [CmdDataRegWith-1:0] muxCtrl3;
  300. wire [CmdDataRegWith-1:0] muxCtrl4;
  301. wire [CmdRegWidth-29:0] pgModeArray [PGenNum-1:0];
  302. wire pgPulsePolArray [PGenNum-1:0];
  303. wire pgEnEdgeArray [PGenNum-1:0];
  304. wire [PGenNum-1:0] pgRstArray;
  305. wire [6:0] pGenRst;
  306. wire [6:0] pGenMeasRst;
  307. wire pGenRstDone;
  308. wire [CmdRegWidth-28:0] pgMuxCtrlArray [PGenNum-1:0];
  309. wire [CmdRegWidth-28:0] extTrigMuxCtrlArray [TrigPortsNum-1:0];
  310. wire [TrigPortsNum-1:0] extTrigDirCmd = measCtrl[21:16];
  311. wire [CmdRegWidth-1:0] pgP1DelArray [PGenNum-1:0];
  312. wire [CmdRegWidth-1:0] pgP2DelArray [PGenNum-1:0];
  313. wire [CmdRegWidth-1:0] pgP3DelArray [PGenNum-1:0];
  314. wire [CmdRegWidth-1:0] pgP1WidthArray [PGenNum-1:0];
  315. wire [CmdRegWidth-1:0] pgP2WidthArray [PGenNum-1:0];
  316. wire [CmdRegWidth-1:0] pgP3WidthArray [PGenNum-1:0];
  317. wire [PGenNum-1:0] pulseBus;
  318. wire [PGenNum-1:0] pgMuxedOut;
  319. wire [TrigPortsNum-1:0] extPortsMuxedOut;
  320. wire measEnd;
  321. wire slowMod;
  322. wire fastMod;
  323. wire [3:0] modKeyCtrl;
  324. wire tirgToDspEvent;
  325. wire trigFromDspEvent;
  326. wire oscWind;
  327. wire oscDataRdFlag;
  328. reg dspReadyForRxReg;
  329. reg dspReadyForRxRegR;
  330. reg dspReadyForRxRegRR;
  331. wire sampleStrobeGenRst;
  332. //================================================================================
  333. // assignments
  334. //================================================================================
  335. assign pgModeArray [PGenNum-1] = pgMode0[21:18];
  336. assign pgModeArray [PGenNum-2] = pgMode0[17:15];
  337. assign pgModeArray [PGenNum-3] = pgMode0[14:12];
  338. assign pgModeArray [PGenNum-4] = pgMode0[11:9];
  339. assign pgModeArray [PGenNum-5] = pgMode0[8:6];
  340. assign pgModeArray [PGenNum-6] = pgMode0[5:3];
  341. assign pgModeArray [PGenNum-7] = pgMode0[2:0];
  342. assign pgPulsePolArray [PGenNum-1] = pgMode1[16];
  343. assign pgPulsePolArray [PGenNum-2] = pgMode1[15];
  344. assign pgPulsePolArray [PGenNum-3] = pgMode1[14];
  345. assign pgPulsePolArray [PGenNum-4] = pgMode1[13];
  346. assign pgPulsePolArray [PGenNum-5] = pgMode1[12];
  347. assign pgPulsePolArray [PGenNum-6] = pgMode1[11];
  348. assign pgPulsePolArray [PGenNum-7] = pgMode1[10];
  349. assign pgEnEdgeArray [PGenNum-1] = pgMode1[23];
  350. assign pgEnEdgeArray [PGenNum-2] = pgMode1[22];
  351. assign pgEnEdgeArray [PGenNum-3] = pgMode1[21];
  352. assign pgEnEdgeArray [PGenNum-4] = pgMode1[20];
  353. assign pgEnEdgeArray [PGenNum-5] = pgMode1[19];
  354. assign pgEnEdgeArray [PGenNum-6] = pgMode1[18];
  355. assign pgEnEdgeArray [PGenNum-7] = pgMode1[17];
  356. assign pgRstArray [PGenNum-1] = pgMode1[6];
  357. assign pgRstArray [PGenNum-2] = pgMode1[5];
  358. assign pgRstArray [PGenNum-3] = pgMode1[4];
  359. assign pgRstArray [PGenNum-4] = pgMode1[3];
  360. assign pgRstArray [PGenNum-5] = pgMode1[2];
  361. assign pgRstArray [PGenNum-6] = pgMode1[1];
  362. assign pgRstArray [PGenNum-7] = pgMode1[0];
  363. assign pgMuxCtrlArray [PGenNum-1] = muxCtrl1[19:15];
  364. assign pgMuxCtrlArray [PGenNum-2] = muxCtrl1[14:10];
  365. assign pgMuxCtrlArray [PGenNum-3] = muxCtrl1[9:5];
  366. assign pgMuxCtrlArray [PGenNum-4] = muxCtrl1[4:0];
  367. assign pgMuxCtrlArray [PGenNum-5] = muxCtrl2[19:15];
  368. assign pgMuxCtrlArray [PGenNum-6] = muxCtrl2[14:10];
  369. assign pgMuxCtrlArray [PGenNum-7] = muxCtrl2[9:5];
  370. assign extTrigMuxCtrlArray [TrigPortsNum-1] = muxCtrl4[19:15];
  371. assign extTrigMuxCtrlArray [TrigPortsNum-2] = muxCtrl4[14:10];
  372. assign extTrigMuxCtrlArray [TrigPortsNum-3] = muxCtrl4[9:5];
  373. assign extTrigMuxCtrlArray [TrigPortsNum-4] = muxCtrl4[4:0];
  374. assign extTrigMuxCtrlArray [TrigPortsNum-5] = muxCtrl3[9:5];
  375. assign extTrigMuxCtrlArray [TrigPortsNum-6] = muxCtrl3[4:0];
  376. assign pgP1DelArray[PGenNum-1] = {pG7P123Del[7:0],pG7P1Del};
  377. assign pgP1DelArray[PGenNum-2] = {pG6P123Del[7:0],pG6P1Del};
  378. assign pgP1DelArray[PGenNum-3] = {pG5P123Del[7:0],pG5P1Del};
  379. assign pgP1DelArray[PGenNum-4] = {pG4P123Del[7:0],pG4P1Del};
  380. assign pgP1DelArray[PGenNum-5] = {pG3P123Del[7:0],pG3P1Del};
  381. assign pgP1DelArray[PGenNum-6] = {pG2P123Del[7:0],pG2P1Del};
  382. assign pgP1DelArray[PGenNum-7] = {pG1P123Del[7:0],pG1P1Del};
  383. assign pgP2DelArray[PGenNum-1] = {pG7P123Del[15:8],pG7P2Del};
  384. assign pgP2DelArray[PGenNum-2] = {pG6P123Del[15:8],pG6P2Del};
  385. assign pgP2DelArray[PGenNum-3] = {pG5P123Del[15:8],pG5P2Del};
  386. assign pgP2DelArray[PGenNum-4] = {pG4P123Del[15:8],pG4P2Del};
  387. assign pgP2DelArray[PGenNum-5] = {pG3P123Del[15:8],pG3P2Del};
  388. assign pgP2DelArray[PGenNum-6] = {pG2P123Del[15:8],pG2P2Del};
  389. assign pgP2DelArray[PGenNum-7] = {pG1P123Del[15:8],pG1P2Del};
  390. assign pgP3DelArray[PGenNum-1] = {pG7P123Del[23:16],pG7P3Del};
  391. assign pgP3DelArray[PGenNum-2] = {pG6P123Del[23:16],pG6P3Del};
  392. assign pgP3DelArray[PGenNum-3] = {pG5P123Del[23:16],pG5P3Del};
  393. assign pgP3DelArray[PGenNum-4] = {pG4P123Del[23:16],pG4P3Del};
  394. assign pgP3DelArray[PGenNum-5] = {pG3P123Del[23:16],pG3P3Del};
  395. assign pgP3DelArray[PGenNum-6] = {pG2P123Del[23:16],pG2P3Del};
  396. assign pgP3DelArray[PGenNum-7] = {pG1P123Del[23:16],pG1P3Del};
  397. assign pgP1WidthArray[PGenNum-1] = {pG7P123Width[7:0],pG7P1Width};
  398. assign pgP1WidthArray[PGenNum-2] = {pG6P123Width[7:0],pG6P1Width};
  399. assign pgP1WidthArray[PGenNum-3] = {pG5P123Width[7:0],pG5P1Width};
  400. assign pgP1WidthArray[PGenNum-4] = {pG4P123Width[7:0],pG4P1Width};
  401. assign pgP1WidthArray[PGenNum-5] = {pG3P123Width[7:0],pG3P1Width};
  402. assign pgP1WidthArray[PGenNum-6] = {pG2P123Width[7:0],pG2P1Width};
  403. assign pgP1WidthArray[PGenNum-7] = {pG1P123Width[7:0],pG1P1Width};
  404. assign pgP2WidthArray[PGenNum-1] = {pG7P123Width[15:8],pG7P2Width};
  405. assign pgP2WidthArray[PGenNum-2] = {pG6P123Width[15:8],pG6P2Width};
  406. assign pgP2WidthArray[PGenNum-3] = {pG5P123Width[15:8],pG5P2Width};
  407. assign pgP2WidthArray[PGenNum-4] = {pG4P123Width[15:8],pG4P2Width};
  408. assign pgP2WidthArray[PGenNum-5] = {pG3P123Width[15:8],pG3P2Width};
  409. assign pgP2WidthArray[PGenNum-6] = {pG2P123Width[15:8],pG2P2Width};
  410. assign pgP2WidthArray[PGenNum-7] = {pG1P123Width[15:8],pG1P2Width};
  411. assign pgP3WidthArray[PGenNum-1] = {pG7P123Width[23:16],pG7P3Width};
  412. assign pgP3WidthArray[PGenNum-2] = {pG6P123Width[23:16],pG6P3Width};
  413. assign pgP3WidthArray[PGenNum-3] = {pG5P123Width[23:16],pG5P3Width};
  414. assign pgP3WidthArray[PGenNum-4] = {pG4P123Width[23:16],pG4P3Width};
  415. assign pgP3WidthArray[PGenNum-5] = {pG3P123Width[23:16],pG3P3Width};
  416. assign pgP3WidthArray[PGenNum-6] = {pG2P123Width[23:16],pG2P3Width};
  417. assign pgP3WidthArray[PGenNum-7] = {pG1P123Width[23:16],pG1P3Width};
  418. assign adcDataBus [ChNum-4] = adc1ChT1Data;
  419. assign adcDataBus [ChNum-3] = adc1ChR1Data;
  420. assign adcDataBus [ChNum-2] = adc2ChR2Data;
  421. assign adcDataBus [ChNum-1] = adc2ChT2Data;
  422. assign gainManual [ChNum-4] = gainCtrl[5];
  423. assign gainManual [ChNum-3] = gainCtrl[4];
  424. assign gainManual [ChNum-2] = gainCtrl[6];
  425. assign gainManual [ChNum-1] = gainCtrl[7];
  426. assign gainAutoEn [ChNum-4] = gainCtrl[1];
  427. assign gainAutoEn [ChNum-3] = gainCtrl[0];
  428. assign gainAutoEn [ChNum-2] = gainCtrl[2];
  429. assign gainAutoEn [ChNum-1] = gainCtrl[3];
  430. assign AdcInitMosi_o = adcInitMosi;
  431. assign AdcInitClk_o = adcInitSck;
  432. assign Adc1InitCs_o = adc0InitCs;
  433. assign Adc2InitCs_o = adc1InitCs;
  434. assign AdcInitRst_o = adcCtrl[0];
  435. assign Led_o = ledReg |(|ampEnNewStates);
  436. assign StartMeasEvent_o = startMeasEvent;
  437. assign EndMeas_o = stopMeas|stopMeasR; //stretching pulse for 1 more clk period
  438. assign gainLowThresholdBus [ChNum-4] = gainLowThreshT1;
  439. assign gainLowThresholdBus [ChNum-3] = gainLowThreshR1;
  440. assign gainLowThresholdBus [ChNum-2] = gainLowThreshR2;
  441. assign gainLowThresholdBus [ChNum-1] = gainLowThreshT2;
  442. assign gainHighThresholdBus [ChNum-4] = gainHighThreshT1;
  443. assign gainHighThresholdBus [ChNum-3] = gainHighThreshR1;
  444. assign gainHighThresholdBus [ChNum-2] = gainHighThreshR2;
  445. assign gainHighThresholdBus [ChNum-1] = gainHighThreshT2;
  446. assign AmpEn_o [3] = ~ampEnNewStates[3];
  447. assign AmpEn_o [2] = ~ampEnNewStates[2];
  448. assign AmpEn_o [1] = ~ampEnNewStates[0];
  449. assign AmpEn_o [0] = ~ampEnNewStates[1];
  450. assign Overload_o = overCtrlR||OverloadS_i;
  451. assign Mod_o = fastMod;
  452. assign PortSel_o = ~modKeyCtrl;
  453. assign PortSelDir_o = 4'd15;
  454. assign Trig6to1Dir_o [0] = !measCtrl[16];
  455. assign Trig6to1Dir_o [1] = !measCtrl[17];
  456. assign Trig6to1Dir_o [2] = !measCtrl[18];
  457. assign Trig6to1Dir_o [3] = !measCtrl[19];
  458. assign Trig6to1Dir_o [4] = !measCtrl[20];
  459. assign Trig6to1Dir_o [5] = !measCtrl[21];
  460. assign Trig6to1_io [0] = (measCtrl[16]) ? 1'bz:extPortsMuxedOut[0]; //1 - in, 0 - out
  461. assign Trig6to1_io [1] = (measCtrl[17]) ? 1'bz:extPortsMuxedOut[1]; //1 - in, 0 - out
  462. assign Trig6to1_io [2] = (measCtrl[18]) ? 1'bz:extPortsMuxedOut[2]; //1 - in, 0 - out
  463. assign Trig6to1_io [3] = (measCtrl[19]) ? 1'bz:extPortsMuxedOut[3]; //1 - in, 0 - out
  464. assign Trig6to1_io [4] = (measCtrl[20]) ? 1'bz:extPortsMuxedOut[4]; //1 - in, 0 - out
  465. assign Trig6to1_io [5] = (measCtrl[21]) ? 1'bz:extPortsMuxedOut[5]; //1 - in, 0 - out
  466. assign DspReadyForRxToFpgaS_o = dspReadyForRxRegR;
  467. assign StartMeasDsp_o = startMeasSyncR;
  468. //================================================================================
  469. // CODING
  470. //================================================================================
  471. integer m;
  472. always @(posedge gclk) begin //stretching pulse
  473. stopMeasR <= stopMeas;
  474. end
  475. always @(posedge gclk) begin
  476. if (!initRst) begin
  477. dspReadyForRxReg <= DspReadyForRx_i;
  478. dspReadyForRxRegR <= dspReadyForRxReg;
  479. dspReadyForRxRegRR <= dspReadyForRxRegR;
  480. startMeasSync <= StartMeas_i;
  481. startMeasSyncR <= startMeasSync;
  482. startMeasSyncRR <= startMeasSyncR;
  483. end else begin
  484. dspReadyForRxReg <= 1'b0;
  485. dspReadyForRxRegR <= 1'b0;
  486. dspReadyForRxRegRR <= 1'b0;
  487. startMeasSync <= 1'b0;
  488. startMeasSyncR <= 1'b0;
  489. startMeasSyncRR <= 1'b0;
  490. end
  491. end
  492. //--------------------------------------------------------------------------------
  493. // Data Receiving Interface
  494. //--------------------------------------------------------------------------------
  495. IBUF iob_50m_in
  496. (
  497. .I (Clk_i),
  498. .O (gclk)
  499. );
  500. Clk200Gen ClocksGenerator
  501. (
  502. .Clk_i (gclk),
  503. .Rst_i (initRst),
  504. .Clk200_o (refClk),
  505. .Clk10Timers_o (TimersClk_o),
  506. .Clk150_o (windClk150),
  507. .Locked_o (Locked200)
  508. );
  509. AdcDataInterface
  510. #(
  511. .AdcDataWidth (AdcDataWidth),
  512. .ChNum (ChNum),
  513. .Ratio (Ratio)
  514. )
  515. AdcDataInterface
  516. (
  517. .Clk_i (gclk),
  518. .RefClk_i (refClk),
  519. .Locked_i (Locked200),
  520. .Rst_i (initRst),
  521. .Adc1FclkP_i (Adc1FclkP_i),
  522. .Adc1FclkN_i (Adc1FclkN_i),
  523. .testAdc (AdcData_i),
  524. .Adc1DataDa0P_i (Adc1DataDa0P_i),
  525. .Adc1DataDa0N_i (Adc1DataDa0N_i),
  526. .Adc1DataDa1P_i (Adc1DataDa1P_i),
  527. .Adc1DataDa1N_i (Adc1DataDa1N_i),
  528. .Adc1DataDb0P_i (Adc1DataDb0P_i),
  529. .Adc1DataDb0N_i (Adc1DataDb0N_i),
  530. .Adc1DataDb1P_i (Adc1DataDb1P_i),
  531. .Adc1DataDb1N_i (Adc1DataDb1N_i),
  532. .Adc2FclkP_i (Adc2FclkP_i),
  533. .Adc2FclkN_i (Adc2FclkN_i),
  534. .Adc2DataDa0P_i (Adc2DataDa0P_i),
  535. .Adc2DataDa0N_i (Adc2DataDa0N_i),
  536. .Adc2DataDa1P_i (Adc2DataDa1P_i),
  537. .Adc2DataDa1N_i (Adc2DataDa1N_i),
  538. .Adc2DataDb0P_i (Adc2DataDb0P_i),
  539. .Adc2DataDb0N_i (Adc2DataDb0N_i),
  540. .Adc2DataDb1P_i (Adc2DataDb1P_i),
  541. .Adc2DataDb1N_i (Adc2DataDb1N_i),
  542. .Adc1ChT1Data_o (adc1ChT1Data),
  543. .Adc1ChR1Data_o (adc1ChR1Data),
  544. .Adc2ChR2Data_o (adc2ChR2Data),
  545. .Adc2ChT2Data_o (adc2ChT2Data)
  546. );
  547. //--------------------------------------------------------------------------------
  548. // External DSP Interface
  549. //--------------------------------------------------------------------------------
  550. DspInterface
  551. #(
  552. .ODataWidth (LpDataWidth),
  553. .ResultWidth (ResultWidth),
  554. .ChNum (ChNum),
  555. .CmdRegWidth (CmdRegWidth),
  556. .CmdDataRegWith (CmdDataRegWith),
  557. .HeaderWidth (HeaderWidth),
  558. .DataCntWidth (DataCntWidth)
  559. )
  560. ExternalDspInterface
  561. (
  562. .Clk_i (gclk),
  563. .Rst_i (initRst),
  564. .OscWind_i (oscWind),
  565. .StartMeasDsp_i (startMeasSyncRR),
  566. .DspReadyForRx_i (dspReadyForRxRegRR),
  567. .MeasNum_i ({measNum2[7:0],measNum1}),
  568. .Mosi_i (Mosi_i),
  569. .Sck_i (Sck_i),
  570. .Ss_i (Ss_i),
  571. .Mode_i (measCtrl[0]),
  572. .PortSel_i (measCtrl[23:22]),
  573. .DecimFactor_i (measCtrl[3:1]),
  574. .IfFtwL_i (ifFtwL),
  575. .IfFtwH_i (ifFtwH),
  576. .OscDataRdFlag_o (oscDataRdFlag),
  577. .Adc1ChT1Data_i (adc1ChT1Data),
  578. .Adc1ChR1Data_i (adc1ChR1Data),
  579. .Adc2ChR2Data_i (adc2ChR2Data),
  580. .Adc2ChT2Data_i (adc2ChT2Data),
  581. .Mosi_o (adcInitMosi),
  582. .Sck_o (adcInitSck),
  583. .Ss0_o (adc0InitCs),
  584. .Ss1_o (adc1InitCs),
  585. .Miso_i (Miso_i),
  586. .Miso_o (Miso_o),
  587. .CmdDataReg_o (cmdDataReg),
  588. .CmdDataVal_o (cmdDataVal),
  589. .AnsReg_i (ansReg),
  590. .AnsAddr_o (ansAddr),
  591. .LpOutFs_o (LpOutFs_o),
  592. .LpOutClk_o (LpOutClk_o),
  593. .LpOutData_o (LpOutData_o),
  594. .Adc1T1ImResult_i (adc1ImT1),
  595. .Adc1T1ReResult_i (adc1ReT1),
  596. .Adc1R1ImResult_i (adc1ImR1),
  597. .Adc1R1ReResult_i (adc1ReR1),
  598. .Adc2R2ImResult_i (adc2ImR2),
  599. .Adc2R2ReResult_i (adc2ReR2),
  600. .Adc2T2ImResult_i (adc2ImT2),
  601. .Adc2T2ReResult_i (adc2ReT2),
  602. .ServiseRegData_i (ampEnNewStates),
  603. .LpOutStart_i (measDataRdy)
  604. );
  605. //--------------------------------------------------------------------------------
  606. // Internal DSP calculation module
  607. //--------------------------------------------------------------------------------
  608. NcoRstGen NcoRstGenInst
  609. (
  610. .Clk_i (gclk),
  611. .Rst_i (initRst),
  612. .NcoPhInc_i ({ifFtwH[0+:PhIncWidth-CmdDataRegWith],ifFtwL}),
  613. .StartMeasEvent_i (startMeasEvent),
  614. .NcoRst_o (ncoRst),
  615. .StartMeasEvent_o (intTrig1)
  616. );
  617. InternalDsp
  618. #(
  619. .AdcDataWidth (AdcDataWidth),
  620. .ChNum (ChNum),
  621. .ResultWidth (ResultWidth),
  622. .CmdDataRegWith (CmdDataRegWith)
  623. )
  624. InternalDsp
  625. (
  626. .Clk_i (gclk),
  627. .WindCalcClk_i (windClk150),
  628. .Rst_i (initRst),
  629. .NcoRst_i (ncoRst),
  630. .OscWind_o (oscWind),
  631. .Adc1ChT1Data_i (adc1ChT1Data), //T1
  632. .Adc1ChR1Data_i (adc1ChR1Data), //R1
  633. .Adc2ChR2Data_i (adc2ChR2Data), //R2
  634. .Adc2ChT2Data_i (adc2ChT2Data), //T2
  635. // .Adc1ChT1Data_i (AdcData_i), //T1
  636. // .Adc1ChR1Data_i (AdcData_i), //R1
  637. // .Adc2ChR2Data_i (AdcData_i), //R2
  638. // .Adc2ChT2Data_i (AdcData_i), //T2
  639. .GatingPulse_i (gatingPulse),
  640. .StartMeas_i (measStart),
  641. .StartMeasDsp_i (startMeasSyncRR),
  642. .OscDataRdFlag_i (oscDataRdFlag),
  643. .MeasNum_i ({measNum2[7:0],measNum1}),
  644. .MeasCtrl_i (measCtrl),
  645. .FilterCorrCoefH_i (filterCorrCoefH),
  646. .FilterCorrCoefL_i (filterCorrCoefL),
  647. .CalModeEn_i (adcCtrl[1]),
  648. .CalModeDone_o (calDone),
  649. .IfFtwL_i (ifFtwL),
  650. .IfFtwH_i (ifFtwH),
  651. .NcoSin_o (ncoSin),
  652. .NcoCos_o (ncoCos),
  653. .Adc1ImT1Data_o (adc1ImT1),
  654. .Adc1ReT1Data_o (adc1ReT1),
  655. .Adc1ImR1Data_o (adc1ImR1),
  656. .Adc1ReR1Data_o (adc1ReR1),
  657. .Adc2ImR2Data_o (adc2ImR2),
  658. .Adc2ReR2Data_o (adc2ReR2),
  659. .Adc2ImT2Data_o (adc2ImT2),
  660. .Adc2ReT2Data_o (adc2ReT2),
  661. .MeasDataRdy_o (measDataRdy),
  662. .EndMeas_o (stopMeas),
  663. .MeasWind_o (measWind),
  664. .MeasEnd_o (measEnd),
  665. .SampleStrobeGenRst_o (sampleStrobeGenRst)
  666. );
  667. //--------------------------------------------------------------------------------
  668. // Reg Map With Config Registers
  669. //--------------------------------------------------------------------------------
  670. RegMap
  671. #(
  672. .CmdRegWidth (CmdRegWidth),
  673. .HeaderWidth (HeaderWidth),
  674. .CmdDataRegWith (CmdDataRegWith)
  675. )
  676. RegMapInst
  677. (
  678. .Clk_i (gclk),
  679. .Rst_i (initRst),
  680. .PGenRstDone_i (pGenRstDone),
  681. .Val_i (cmdDataVal),
  682. .CalDone_i (calDone),
  683. .Data_i (cmdDataReg),
  684. .AnsAddr_i (ansAddr),
  685. .AnsDataReg_o (ansReg),
  686. .OverCtrlReg_i (overCtrl),
  687. .GainCtrlReg_o (gainCtrl),
  688. .GainLowThreshT1Reg_o (gainLowThreshT1),
  689. .GainHighThreshT1Reg_o (gainHighThreshT1),
  690. .GainLowThreshR1Reg_o (gainLowThreshR1),
  691. .GainHighThreshR1Reg_o (gainHighThreshR1),
  692. .GainLowThreshT2Reg_o (gainLowThreshT2),
  693. .GainHighThreshT2Reg_o (gainHighThreshT2),
  694. .GainLowThreshR2Reg_o (gainLowThreshR2),
  695. .GainHighThreshR2Reg_o (gainHighThreshR2),
  696. .OverThreshReg_o (overThresh),
  697. .DitherCtrlReg_o (ditherCtrl),
  698. .MeasCtrlReg_o (measCtrl),
  699. .AdcCtrlReg_o (adcCtrl),
  700. .AdcDirectRd0Reg_o (adcDirectRd0),
  701. .AdcDirectRd1Reg_o (adcDirectRd1),
  702. .IfFtwRegL_o (ifFtwL),
  703. .IfFtwRegH_o (ifFtwH),
  704. .FilterCorrCoefRegL_o (filterCorrCoefL),
  705. .FilterCorrCoefRegH_o (filterCorrCoefH),
  706. .DspTrigInReg_o (dspTrigIn),
  707. .DspTrigOutReg_o (dspTrigOut),
  708. .DspTrigIn1Reg_o (dspTrigIn1),
  709. .DspTrigIn2Reg_o (dspTrigIn2),
  710. .DspTrigOut1Reg_o (dspTrigOut1),
  711. .DspTrigOut2Reg_o (dspTrigOut2),
  712. .PG1P1DelayReg_o (pG1P1Del),
  713. .PG1P2DelayReg_o (pG1P2Del),
  714. .PG1P3DelayReg_o (pG1P3Del),
  715. .PG1P123DelayReg_o (pG1P123Del),
  716. .PG1P1WidthReg_o (pG1P1Width),
  717. .PG1P2WidthReg_o (pG1P2Width),
  718. .PG1P3WidthReg_o (pG1P3Width),
  719. .PG1P123WidthReg_o (pG1P123Width),
  720. //PG2 Regs
  721. .PG2P1DelayReg_o (pG2P1Del),
  722. .PG2P2DelayReg_o (pG2P2Del),
  723. .PG2P3DelayReg_o (pG2P3Del),
  724. .PG2P123DelayReg_o (pG2P123Del),
  725. .PG2P1WidthReg_o (pG2P1Width),
  726. .PG2P2WidthReg_o (pG2P2Width),
  727. .PG2P3WidthReg_o (pG2P3Width),
  728. .PG2P123WidthReg_o (pG2P123Width),
  729. //PG3 Regs
  730. .PG3P1DelayReg_o (pG3P1Del),
  731. .PG3P2DelayReg_o (pG3P2Del),
  732. .PG3P3DelayReg_o (pG3P3Del),
  733. .PG3P123DelayReg_o (pG3P123Del),
  734. .PG3P1WidthReg_o (pG3P1Width),
  735. .PG3P2WidthReg_o (pG3P2Width),
  736. .PG3P3WidthReg_o (pG3P3Width),
  737. .PG3P123WidthReg_o (pG3P123Width),
  738. //PG4 Regs
  739. .PG4P1DelayReg_o (pG4P1Del),
  740. .PG4P2DelayReg_o (pG4P2Del),
  741. .PG4P3DelayReg_o (pG4P3Del),
  742. .PG4P123DelayReg_o (pG4P123Del),
  743. .PG4P1WidthReg_o (pG4P1Width),
  744. .PG4P2WidthReg_o (pG4P2Width),
  745. .PG4P3WidthReg_o (pG4P3Width),
  746. .PG4P123WidthReg_o (pG4P123Width),
  747. //PG5 Regs
  748. .PG5P1DelayReg_o (pG5P1Del),
  749. .PG5P2DelayReg_o (pG5P2Del),
  750. .PG5P3DelayReg_o (pG5P3Del),
  751. .PG5P123DelayReg_o (pG5P123Del),
  752. .PG5P1WidthReg_o (pG5P1Width),
  753. .PG5P2WidthReg_o (pG5P2Width),
  754. .PG5P3WidthReg_o (pG5P3Width),
  755. .PG5P123WidthReg_o (pG5P123Width),
  756. //PG6 Regs
  757. .PG6P1DelayReg_o (pG6P1Del),
  758. .PG6P2DelayReg_o (pG6P2Del),
  759. .PG6P3DelayReg_o (pG6P3Del),
  760. .PG6P123DelayReg_o (pG6P123Del),
  761. .PG6P1WidthReg_o (pG6P1Width),
  762. .PG6P2WidthReg_o (pG6P2Width),
  763. .PG6P3WidthReg_o (pG6P3Width),
  764. .PG6P123WidthReg_o (pG6P123Width),
  765. //PG7 Regs
  766. .PG7P1DelayReg_o (pG7P1Del),
  767. .PG7P2DelayReg_o (pG7P2Del),
  768. .PG7P3DelayReg_o (pG7P3Del),
  769. .PG7P123DelayReg_o (pG7P123Del),
  770. .PG7P1WidthReg_o (pG7P1Width),
  771. .PG7P2WidthReg_o (pG7P2Width),
  772. .PG7P3WidthReg_o (pG7P3Width),
  773. .PG7P123WidthReg_o (pG7P123Width),
  774. .MeasNum1Reg_o (measNum1),
  775. .MeasNum2Reg_o (measNum2),
  776. .PgMode0Reg_o (pgMode0),
  777. .PgMode1Reg_o (pgMode1),
  778. .MuxCtrl1Reg_o (muxCtrl1),
  779. .MuxCtrl2Reg_o (muxCtrl2),
  780. .MuxCtrl3Reg_o (muxCtrl3),
  781. .MuxCtrl4Reg_o (muxCtrl4)
  782. );
  783. //--------------------------------------------------------------------------------
  784. // Global FPGA reset generator
  785. //--------------------------------------------------------------------------------
  786. InitRst FpgaInitRst
  787. (
  788. .clk_i (gclk),
  789. .signal_o (initRst)
  790. );
  791. //--------------------------------------------------------------------------------
  792. // ADC overload detection
  793. //--------------------------------------------------------------------------------
  794. genvar i;
  795. generate
  796. for (i=0; i<ChNum; i=i+1) begin :OverControl
  797. OverloadDetect
  798. #(
  799. .ThresholdWidth (ThresholdWidth),
  800. .AdcDataWidth (AdcDataWidth),
  801. .MeasPeriod (MeasPeriod)
  802. )
  803. OverloadDetect
  804. (
  805. .Rst_i (initRst),
  806. .Clk_i (gclk),
  807. .AdcData_i (adcDataBus[i]),
  808. .OverThreshold_i (overThresh),
  809. .Overload_o (overCtrlChannels[i])
  810. );
  811. end
  812. endgenerate
  813. //--------------------------------------------------------------------------------
  814. // Gain Control module
  815. //--------------------------------------------------------------------------------
  816. genvar g;
  817. generate
  818. for (g=0; g<ChNum; g=g+1) begin :GainControl
  819. GainControlWrapper
  820. #(
  821. .AdcDataWidth (AdcDataWidth),
  822. .ThresholdWidth (ThresholdWidth),
  823. .PhIncWidth (PhIncWidth),
  824. .IfNcoOutWidth (NcoWidth),
  825. .MeasPeriod (MeasPeriod)
  826. )
  827. GainControlModule
  828. (
  829. .Rst_i (initRst),
  830. .Clk_i (gclk),
  831. .StartMeas_i (sampleStrobe),
  832. .NcoSin_i (ncoSin),
  833. .NcoCos_i (ncoCos),
  834. .AdcData_i (adcDataBus[g]),
  835. .GainLowThreshold_i (gainLowThresholdBus[g]),
  836. .GainHighThreshold_i(gainHighThresholdBus[g]),
  837. .GainAutoEn_i (gainAutoEn[g]),
  838. .GainManualState_i (gainManual[g]),
  839. .AmpEnNewState_o (ampEnNewStates[g]),
  840. .SensEn_o (sensEn[g]),
  841. .MeasStart_o (measStartBus[g])
  842. );
  843. end
  844. endgenerate
  845. StartAfterGainSel
  846. #(
  847. .ChNum (ChNum)
  848. )
  849. StartAfterGainSelInst
  850. (
  851. .Rst_i (initRst),
  852. .GainCtrl_i (gainAutoEn),
  853. .MeasStart_i (measStartBus),
  854. .MeasStart_o (measStart)
  855. );
  856. //--------------------------------------------------------------------------------
  857. // Trig TO/FROM DSP
  858. //--------------------------------------------------------------------------------
  859. Mux
  860. #(
  861. .CmdRegWidth (CmdRegWidth),
  862. .PGenNum (PGenNum),
  863. .TrigPortsNum (TrigPortsNum)
  864. )
  865. DspTrigMux
  866. (
  867. .Rst_i (initRst),
  868. .MuxCtrl_i (measNum2[13:9]),
  869. .DspTrigOut_i (1'b0),
  870. .DspStartCmd_i (1'b0),
  871. .IntTrig_i (1'b0),
  872. .IntTrig2_i (1'b0),
  873. .PulseBus_i (7'd0),
  874. .ExtPortsBus_i (Trig6to1_io),
  875. .MuxOut_o (DspTrigIn_o)
  876. );
  877. //--------------------------------------------------------------------------------
  878. // Dither Gen
  879. //--------------------------------------------------------------------------------
  880. DitherGenv2 DitherGenInst
  881. (
  882. .Rst_i (initRst),
  883. .Clk_i (gclk),
  884. .DitherCmd_i (ditherCtrl),
  885. .DitherCtrlT2R2_o (DitherCtrlCh1_o),
  886. .DitherCtrlT1R1_o (DitherCtrlCh2_o)
  887. );
  888. //--------------------------------------------------------------------------------
  889. // MeasTrigMux
  890. //--------------------------------------------------------------------------------
  891. Mux
  892. #(
  893. .CmdRegWidth (CmdRegWidth),
  894. .PGenNum (PGenNum),
  895. .TrigPortsNum (TrigPortsNum)
  896. )
  897. MeasTrigMux
  898. (
  899. .Rst_i (initRst),
  900. .MuxCtrl_i (muxCtrl3[14:10]),
  901. .DspTrigOut_i (1'b0),
  902. .DspStartCmd_i (startMeasSyncRR),
  903. .IntTrig_i (1'b0),
  904. .IntTrig2_i (1'b0),
  905. .PulseBus_i (7'b0),
  906. .ExtPortsBus_i (Trig6to1_io),
  907. .MuxOut_o (measTrig)
  908. );
  909. //--------------------------------------------------------------------------------
  910. // MeasStartEventGen
  911. //--------------------------------------------------------------------------------
  912. MeasStartEventGen MeasStartEventGenInst
  913. (
  914. .Rst_i (initRst),
  915. .Clk_i (gclk),
  916. .MeasTrig_i (measTrig),
  917. .StartMeasDsp_i (startMeasSyncRR),
  918. .StartMeasEvent_o (startMeasEvent),
  919. .InitTrig_o ()
  920. );
  921. //--------------------------------------------------------------------------------
  922. // IntTrig2 Mux
  923. //--------------------------------------------------------------------------------
  924. TrigInt2Mux
  925. #(
  926. .PGenNum (PGenNum)
  927. )
  928. InitTrig2Mux
  929. (
  930. .Rst_i (initRst),
  931. .MuxCtrl_i (muxCtrl3[23:20]),
  932. .PulseBus_i (pulseBus),
  933. .MuxOut_o (trigForIntTrig2)
  934. );
  935. //--------------------------------------------------------------------------------
  936. // MeasStartEventGen
  937. //--------------------------------------------------------------------------------
  938. MeasStartEventGen IntTrig2GenInst
  939. (
  940. .Rst_i (initRst),
  941. .Clk_i (gclk),
  942. .MeasTrig_i (trigForIntTrig2),
  943. .StartMeasDsp_i (intTrig1),
  944. .StartMeasEvent_o (),
  945. .InitTrig_o (intTrig2)
  946. );
  947. //--------------------------------------------------------------------------------
  948. // Pulse Meas modules
  949. //--------------------------------------------------------------------------------
  950. //--------------------------------------------------------------------------------
  951. // Pulse Gens
  952. //--------------------------------------------------------------------------------
  953. PGenRstGenerator PGenRstGen
  954. (
  955. .Rst_i (initRst),
  956. .Clk_i (gclk),
  957. .PGenRst_i (pgRstArray),
  958. .PGenRst_o (pGenRst),
  959. .RstDone_o (pGenRstDone)
  960. );
  961. genvar j;
  962. generate
  963. for (j=0; j<PGenNum; j=j+1) begin :PGen
  964. Mux
  965. #(
  966. .CmdRegWidth (CmdRegWidth),
  967. .PGenNum (PGenNum),
  968. .TrigPortsNum (TrigPortsNum)
  969. )
  970. PulseGenMux
  971. (
  972. .Rst_i (initRst),
  973. .MuxCtrl_i (pgMuxCtrlArray[j]),
  974. .DspTrigOut_i (1'b0),
  975. .DspStartCmd_i (1'b0),
  976. .IntTrig_i (intTrig1),
  977. .IntTrig2_i (intTrig2),
  978. .PulseBus_i (pulseBus),
  979. .ExtPortsBus_i (Trig6to1_io),
  980. .MuxOut_o (pgMuxedOut[j])
  981. );
  982. PulseGen
  983. #(
  984. .CmdRegWidth (CmdRegWidth)
  985. )
  986. PulseGenerator
  987. (
  988. // .Rst_i (initRst|pGenRst[j]|pGenMeasRst[j]),
  989. .Rst_i (initRst|pGenMeasRst[j]),
  990. .Clk_i (gclk),
  991. .EnPulse_i (pgMuxedOut[j]),
  992. .PulsePol_i (pgPulsePolArray[j]),
  993. .EnEdge_i (pgEnEdgeArray[j]),
  994. .Mode_i (pgModeArray[j]),
  995. .P1Del_i (pgP1DelArray[j]),
  996. .P2Del_i (pgP2DelArray[j]),
  997. .P3Del_i (pgP3DelArray[j]),
  998. .P1Width_i (pgP1WidthArray[j]),
  999. .P2Width_i (pgP2WidthArray[j]),
  1000. .P3Width_i (pgP3WidthArray[j]),
  1001. .Pulse_o (pulseBus[j])
  1002. );
  1003. // PulseGenV2
  1004. // #(
  1005. // .CmdRegWidth (CmdRegWidth)
  1006. // )
  1007. // TestPgen
  1008. // (
  1009. // .Rst_i (initRst|pGenRst[j]|pGenMeasRst[j]),
  1010. // .Clk_i (gclk),
  1011. // .EnPulse_i (pgMuxedOut[j]),
  1012. // .PulsePol_i (pgPulsePolArray[j]),
  1013. // .EnEdge_i (pgEnEdgeArray[j]),
  1014. // .Mode_i (pgModeArray[j]),
  1015. // .P1Del_i (pgP1DelArray[j]),
  1016. // .P2Del_i (pgP2DelArray[j]),
  1017. // .P3Del_i (pgP3DelArray[j]),
  1018. // .P1Width_i (pgP1WidthArray[j]),
  1019. // .P2Width_i (pgP2WidthArray[j]),
  1020. // .P3Width_i (pgP3WidthArray[j]),
  1021. // .Pulse_o ()
  1022. // );
  1023. end
  1024. endgenerate
  1025. //--------------------------------------------------------------------------------
  1026. // External ports mux
  1027. //--------------------------------------------------------------------------------
  1028. genvar l;
  1029. generate
  1030. for (l=0; l<TrigPortsNum; l=l+1) begin :ExtPortsMux
  1031. Mux
  1032. #(
  1033. .CmdRegWidth (CmdRegWidth),
  1034. .PGenNum (PGenNum),
  1035. .TrigPortsNum (TrigPortsNum)
  1036. )
  1037. ExtPortsMux
  1038. (
  1039. .Rst_i (initRst),
  1040. .MuxCtrl_i (extTrigMuxCtrlArray[l]),
  1041. .DspTrigOut_i (DspTrigOut_i),
  1042. .DspStartCmd_i (startMeasSyncRR), //tut nichego nebilo 14.02.2023 zamknul suda startMeasSync
  1043. .IntTrig_i (intTrig1),
  1044. .IntTrig2_i (intTrig2),
  1045. .PulseBus_i (pulseBus),
  1046. .ExtPortsBus_i (Trig6to1_io),
  1047. .MuxOut_o (extPortsMuxedOut[l])
  1048. );
  1049. end
  1050. endgenerate
  1051. //--------------------------------------------------------------------------------
  1052. // SlowMod Out Muxer
  1053. //--------------------------------------------------------------------------------
  1054. Mux
  1055. #(
  1056. .CmdRegWidth (CmdRegWidth),
  1057. .PGenNum (PGenNum),
  1058. .TrigPortsNum (TrigPortsNum)
  1059. )
  1060. SlowModMux
  1061. (
  1062. .Rst_i (initRst),
  1063. .MuxCtrl_i (measNum2[18:14]),
  1064. .DspTrigOut_i (1'b0),
  1065. .DspStartCmd_i (1'b0),
  1066. .IntTrig_i (1'b0),
  1067. .IntTrig2_i (1'b0),
  1068. .PulseBus_i (pulseBus),
  1069. .ExtPortsBus_i (Trig6to1_io),
  1070. .MuxOut_o (slowMod)
  1071. );
  1072. //--------------------------------------------------------------------------------
  1073. // FastMod Out Muxer
  1074. //--------------------------------------------------------------------------------
  1075. Mux
  1076. #(
  1077. .CmdRegWidth (CmdRegWidth),
  1078. .PGenNum (PGenNum),
  1079. .TrigPortsNum (TrigPortsNum)
  1080. )
  1081. FastModMux
  1082. (
  1083. .Rst_i (initRst),
  1084. .MuxCtrl_i (measNum2[23:19]),
  1085. .DspTrigOut_i (1'b0),
  1086. .DspStartCmd_i (1'b0),
  1087. .IntTrig_i (1'b0),
  1088. .IntTrig2_i (1'b0),
  1089. .PulseBus_i (pulseBus),
  1090. .ExtPortsBus_i (Trig6to1_io),
  1091. .MuxOut_o (fastMod)
  1092. );
  1093. //--------------------------------------------------------------------------------
  1094. // Software Gating
  1095. //--------------------------------------------------------------------------------
  1096. Mux
  1097. #(
  1098. .CmdRegWidth (CmdRegWidth),
  1099. .PGenNum (PGenNum),
  1100. .TrigPortsNum (TrigPortsNum)
  1101. )
  1102. GatingMux
  1103. (
  1104. .Rst_i (initRst),
  1105. .MuxCtrl_i (muxCtrl3[19:15]),
  1106. .DspTrigOut_i (1'b0),
  1107. .DspStartCmd_i (1'b0),
  1108. .IntTrig_i (1'b0),
  1109. .IntTrig2_i (1'b0),
  1110. .PulseBus_i (pulseBus),
  1111. .ExtPortsBus_i (Trig6to1_io),
  1112. .MuxOut_o (gatingPulse)
  1113. );
  1114. //--------------------------------------------------------------------------------
  1115. // SampleStrobeMux
  1116. //--------------------------------------------------------------------------------
  1117. Mux
  1118. #(
  1119. .CmdRegWidth (CmdRegWidth),
  1120. .PGenNum (PGenNum),
  1121. .TrigPortsNum (TrigPortsNum)
  1122. )
  1123. SampleStrobeMux
  1124. (
  1125. .Rst_i (initRst),
  1126. .MuxCtrl_i (muxCtrl2[4:0]),
  1127. .DspTrigOut_i (1'b0),
  1128. .DspStartCmd_i (1'b0),
  1129. .IntTrig_i (intTrig1),
  1130. .IntTrig2_i (1'b0),
  1131. .PulseBus_i (pulseBus),
  1132. .ExtPortsBus_i (Trig6to1_io),
  1133. .MuxOut_o (sampleStrobe)
  1134. );
  1135. //--------------------------------------------------------------------------------
  1136. // SampleStrobeGenRstDemux
  1137. //--------------------------------------------------------------------------------
  1138. SampleStrobeGenRstDemux
  1139. #(
  1140. .CmdRegWidth (CmdRegWidth),
  1141. .PGenNum (PGenNum),
  1142. .TrigPortsNum (TrigPortsNum)
  1143. )
  1144. SampleStrobeGenRstDemux
  1145. (
  1146. .Rst_i (initRst),
  1147. .MuxCtrl_i (muxCtrl2[4:0]),
  1148. // .GenRst_i (stopMeas),
  1149. .GenRst_i (sampleStrobeGenRst),
  1150. .RstDemuxOut_o (pGenMeasRst)
  1151. );
  1152. //--------------------------------------------------------------------------------
  1153. // Active Port Selection
  1154. //--------------------------------------------------------------------------------
  1155. ActivePortSelector ActivePortSel
  1156. (
  1157. .Rst_i (initRst),
  1158. .Mod_i (slowMod),
  1159. .Ctrl_i (measCtrl[7:4]),
  1160. .Ctrl_o (modKeyCtrl)
  1161. );
  1162. //--------------------------------------------------------------------------------
  1163. // Debug led
  1164. //--------------------------------------------------------------------------------
  1165. always @(posedge gclk) begin
  1166. if (initRst) begin
  1167. testCnt <= 32'b0;
  1168. end else if (testCnt != TESTCNTPARAM) begin
  1169. testCnt <= testCnt+1;
  1170. end else begin
  1171. testCnt <= 32'd0;
  1172. end
  1173. end
  1174. always @(posedge gclk) begin
  1175. if (initRst) begin
  1176. ledReg <= 1'b0;
  1177. end else if ((testCnt == TESTCNTPARAM-1)) begin
  1178. ledReg <= ~ledReg;
  1179. end
  1180. end
  1181. endmodule