S5243Top.v 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395
  1. `timescale 1ns / 1ps
  2. (* keep_hierarchy = "yes" *)
  3. //////////////////////////////////////////////////////////////////////////////////
  4. // company:
  5. // engineer:
  6. //
  7. // create date: 12:23:20 05/20/2019
  8. // design name:
  9. // module name: S5443Top
  10. // project name:
  11. // target devices:
  12. // tool versions:
  13. // description:
  14. //
  15. // dependencies:
  16. //
  17. // revision:
  18. // revision 0.01 - file created
  19. // additional comments:
  20. //
  21. //================================================================================
  22. //
  23. //Spi clock for ADC initialization is 15Mhz.
  24. //Spi clock for RegMap work is 41Mhz.
  25. //Нужно сделать процедуру сброса для импульсных измерений, такую же как для обычных, тоесть по детектированию спадающего фронта StartMeas.
  26. //Забрать из команды настройки измерения, биты управления ключем и замкнуть на выходы.
  27. //////////////////////////////////////////////////////////////////////////////////
  28. // xc7s25-2csga225
  29. // new feature added
  30. module S5443Top
  31. #(
  32. parameter LpDataWidth = 16,
  33. parameter CtrlWidth = 4,
  34. parameter AdcDataWidth = 14,
  35. parameter ThresholdWidth = 24,
  36. parameter ResultWidth = 32,
  37. parameter ChNum = 4,
  38. parameter PGenNum = 7,
  39. parameter TrigPortsNum = 6,
  40. parameter Ratio = 8,
  41. parameter DelayValue = 24000,
  42. parameter LengthWidth = 2000,
  43. parameter DataWidth = 24,
  44. parameter DataNum = 26,
  45. parameter CmdRegWidth = 32,
  46. parameter HeaderWidth = 7,
  47. parameter CmdDataRegWith = 24,
  48. parameter DataCntWidth = 5,
  49. parameter Divparam = 4,
  50. parameter MeasPeriod = 44,
  51. parameter PhIncWidth = 32,
  52. parameter NcoWidth = 18
  53. )
  54. (
  55. //common ports
  56. input ClkP_i,
  57. input ClkN_i,
  58. output Led_o,
  59. //fpga-adc1 data interface
  60. input Adc1FclkP_i,
  61. input Adc1FclkN_i,
  62. input Adc1DataDa0P_i,
  63. input Adc1DataDa0N_i,
  64. input Adc1DataDa1P_i,
  65. input Adc1DataDa1N_i,
  66. input Adc1DataDb0P_i,
  67. input Adc1DataDb0N_i,
  68. input Adc1DataDb1P_i,
  69. input Adc1DataDb1N_i,
  70. //fpga-adc2 data interface
  71. input Adc2FclkP_i,
  72. input Adc2FclkN_i,
  73. input Adc2DataDa0P_i,
  74. input Adc2DataDa0N_i,
  75. input Adc2DataDa1P_i,
  76. input Adc2DataDa1N_i,
  77. input Adc2DataDb0P_i,
  78. input Adc2DataDb0N_i,
  79. input Adc2DataDb1P_i,
  80. input Adc2DataDb1N_i,
  81. //fpga-adc's initialization interface
  82. output Adc1InitMosi_o,
  83. output Adc2InitMosi_o,
  84. output Adc1InitClk_o,
  85. output Adc2InitClk_o,
  86. output Adc1InitCs_o,
  87. output Adc2InitCs_o,
  88. output Adc1InitRst_o,
  89. output Adc2InitRst_o,
  90. //ditherCtrl
  91. output DitherCtrlCh1_o,
  92. output DitherCtrlCh2_o,
  93. //fpga-dsp cmd interface
  94. input Mosi_i,
  95. input Sck_i,
  96. input Ss_i,
  97. input Miso_i,
  98. output Miso_o,
  99. //fpga-dsp data interface
  100. output LpOutClk_o,
  101. output LpOutFs_o,
  102. output [LpDataWidth-1:0] LpOutData_o,
  103. //fpga-dsp signals
  104. input StartMeas_i, //"high"- start meas, "low"-stop meas
  105. output EndMeas_o,
  106. output TimersClk_o,
  107. //trigger's
  108. inout [TrigPortsNum-1:0] Trig6to1_io, //Trigger0 from/to external device
  109. output [TrigPortsNum-1:0] Trig6to1Dir_o, //Trigger0 direction
  110. input DspTrigOut_i, //Trig from DSP
  111. output DspTrigIn_o, //Trig To DSP
  112. //overload lines
  113. output Overload_o,
  114. //modulation & active port selection
  115. output [1:0] PortSel_o, //управление модулятором через ключ
  116. //mod out line
  117. output Mod_o,
  118. //gain lines
  119. input DspReadyForRx_i,
  120. output [ChNum-1:0] AmpEn_o, // 0-adc1ChA 1-adc1ChB 2-adc2ChA 3-adc2ChB
  121. ///test port for testbench
  122. input [AdcDataWidth-1:0] AdcData_i
  123. );
  124. //================================================================================
  125. // reg/wire
  126. //================================================================================
  127. //captured data
  128. wire [AdcDataWidth-1:0] adc1ChT1Data;
  129. wire [AdcDataWidth-1:0] adc1ChR1Data;
  130. wire [AdcDataWidth-1:0] adc2ChR2Data;
  131. wire [AdcDataWidth-1:0] adc2ChT2Data;
  132. reg startMeasSync;
  133. wire startMeasEvent;
  134. wire intTrig1;
  135. reg startMeasEventReg;
  136. wire gatingPulse;
  137. wire sampleStrobe;
  138. wire [ChNum-1:0] measStartBus;
  139. // wire measStart = &measStartBus;
  140. wire measStart;
  141. // reg measStart;
  142. //spi signals for adc init
  143. wire adcInitRst;
  144. wire adcInitMosi;
  145. wire adcInitSck;
  146. wire adc0InitCs;
  147. wire adc1InitCs;
  148. wire [ResultWidth-1:0] adc1ImT1;
  149. wire [ResultWidth-1:0] adc1ReT1;
  150. wire [ResultWidth-1:0] adc1ImR1;
  151. wire [ResultWidth-1:0] adc1ReR1;
  152. wire [ResultWidth-1:0] adc2ImT2;
  153. wire [ResultWidth-1:0] adc2ReT2;
  154. wire [ResultWidth-1:0] adc2ImR2;
  155. wire [ResultWidth-1:0] adc2ReR2;
  156. wire measDataRdy;
  157. wire timersClk;
  158. wire [ThresholdWidth-1:0] lowThreshold;
  159. wire [ThresholdWidth-1:0] highThreshold;
  160. wire initRst;
  161. wire gclk;
  162. reg ledReg;
  163. wire [CmdRegWidth-1:0] cmdDataReg;
  164. wire cmdDataVal;
  165. wire [CmdDataRegWith-1:0] ansReg;
  166. wire [HeaderWidth-1:0] ansAddr;
  167. wire [CmdDataRegWith-1:0] gainCtrl;
  168. wire [CmdDataRegWith-1:0] gainLowThreshT1;
  169. wire [CmdDataRegWith-1:0] gainHighThreshT1;
  170. wire [CmdDataRegWith-1:0] gainLowThreshR1;
  171. wire [CmdDataRegWith-1:0] gainHighThreshR1;
  172. wire [CmdDataRegWith-1:0] gainLowThreshT2;
  173. wire [CmdDataRegWith-1:0] gainHighThreshT2;
  174. wire [CmdDataRegWith-1:0] gainLowThreshR2;
  175. wire [CmdDataRegWith-1:0] gainHighThreshR2;
  176. wire [ChNum-1:0] overCtrlChannels;
  177. wire [CmdDataRegWith-1:0] overCtrl = {{CmdDataRegWith-ChNum{1'b0}},overCtrlChannels};
  178. wire [CmdDataRegWith-1:0] overThresh;
  179. wire [CmdDataRegWith-1:0] ditherCtrl;
  180. wire [CmdDataRegWith-1:0] windowGenPhase1;
  181. wire [CmdDataRegWith-1:0] windowGenPhase2;
  182. wire [CmdDataRegWith-1:0] adcCtrl;
  183. wire [CmdDataRegWith-1:0] adcDirectRd0;
  184. wire [CmdDataRegWith-1:0] adcDirectRd1;
  185. wire [CmdDataRegWith-1:0] ifFtwL;
  186. wire [CmdDataRegWith-1:0] ifFtwH;
  187. wire [CmdDataRegWith-1:0] measCtrl;
  188. wire [CmdDataRegWith-1:0] amplitudeMod;
  189. wire [CmdDataRegWith-1:0] dspTrigIn;
  190. wire [CmdDataRegWith-1:0] dspTrigOut;
  191. wire [CmdDataRegWith-1:0] dspTrigIn1;
  192. wire [CmdDataRegWith-1:0] dspTrigIn2;
  193. wire [CmdDataRegWith-1:0] dspTrigOut1;
  194. wire [CmdDataRegWith-1:0] dspTrigOut2;
  195. wire [CmdDataRegWith-1:0] filterCorrCoefL;
  196. wire [CmdDataRegWith-1:0] filterCorrCoefH;
  197. wire trigToDsp0;
  198. wire trigToDsp1;
  199. wire intTrigToExtDev0;
  200. wire intTrigToExtDev1;
  201. wire delayDoneFlag0;
  202. wire delayDoneFlag1;
  203. wire trigEn0;
  204. wire trigEn1;
  205. wire stopMeas;
  206. reg stopMeasR;
  207. wire [NcoWidth-1:0] ncoCos;
  208. wire [NcoWidth-1:0] ncoSin;
  209. wire [CmdDataRegWith-1:0] gainLowThresholdBus [ChNum-1:0];
  210. wire [CmdDataRegWith-1:0] gainHighThresholdBus [ChNum-1:0];
  211. wire [ChNum-1:0] ampEnNewStates;
  212. wire [ChNum-1:0] sensEn;
  213. wire [ChNum-1:0] gainManual;
  214. wire [ChNum-1:0] gainAutoEn;
  215. wire [AdcDataWidth-1:0] adcDataBus [ChNum-1:0];
  216. wire overCtrlR = |overCtrlChannels[ChNum-1:0];
  217. localparam TESTCNTPARAM = 32'd100000000;
  218. reg [31:0] testCnt;
  219. wire refClk;
  220. wire windClk150;
  221. wire measWind;
  222. wire measTrig;
  223. wire trigForIntTrig2;
  224. wire intTrig2;
  225. wire measTrigVal;
  226. wire refSeqPulse;
  227. wire refSeq;
  228. //Pmeas wires
  229. //PG1 Regs
  230. wire [CmdDataRegWith-1:0] pG1P1Del;
  231. wire [CmdDataRegWith-1:0] pG1P2Del;
  232. wire [CmdDataRegWith-1:0] pG1P3Del;
  233. wire [CmdDataRegWith-1:0] pG1P123Del;
  234. wire [CmdDataRegWith-1:0] pG1P1Width;
  235. wire [CmdDataRegWith-1:0] pG1P2Width;
  236. wire [CmdDataRegWith-1:0] pG1P3Width;
  237. wire [CmdDataRegWith-1:0] pG1P123Width;
  238. //PG2 Regs
  239. wire [CmdDataRegWith-1:0] pG2P1Del;
  240. wire [CmdDataRegWith-1:0] pG2P2Del;
  241. wire [CmdDataRegWith-1:0] pG2P3Del;
  242. wire [CmdDataRegWith-1:0] pG2P123Del;
  243. wire [CmdDataRegWith-1:0] pG2P1Width;
  244. wire [CmdDataRegWith-1:0] pG2P2Width;
  245. wire [CmdDataRegWith-1:0] pG2P3Width;
  246. wire [CmdDataRegWith-1:0] pG2P123Width;
  247. //PG3 Regs
  248. wire [CmdDataRegWith-1:0] pG3P1Del;
  249. wire [CmdDataRegWith-1:0] pG3P2Del;
  250. wire [CmdDataRegWith-1:0] pG3P3Del;
  251. wire [CmdDataRegWith-1:0] pG3P123Del;
  252. wire [CmdDataRegWith-1:0] pG3P1Width;
  253. wire [CmdDataRegWith-1:0] pG3P2Width;
  254. wire [CmdDataRegWith-1:0] pG3P3Width;
  255. wire [CmdDataRegWith-1:0] pG3P123Width;
  256. //PG4 Regs
  257. wire [CmdDataRegWith-1:0] pG4P1Del;
  258. wire [CmdDataRegWith-1:0] pG4P2Del;
  259. wire [CmdDataRegWith-1:0] pG4P3Del;
  260. wire [CmdDataRegWith-1:0] pG4P123Del;
  261. wire [CmdDataRegWith-1:0] pG4P1Width;
  262. wire [CmdDataRegWith-1:0] pG4P2Width;
  263. wire [CmdDataRegWith-1:0] pG4P3Width;
  264. wire [CmdDataRegWith-1:0] pG4P123Width;
  265. //PG5 Regs
  266. wire [CmdDataRegWith-1:0] pG5P1Del;
  267. wire [CmdDataRegWith-1:0] pG5P2Del;
  268. wire [CmdDataRegWith-1:0] pG5P3Del;
  269. wire [CmdDataRegWith-1:0] pG5P123Del;
  270. wire [CmdDataRegWith-1:0] pG5P1Width;
  271. wire [CmdDataRegWith-1:0] pG5P2Width;
  272. wire [CmdDataRegWith-1:0] pG5P3Width;
  273. wire [CmdDataRegWith-1:0] pG5P123Width;
  274. //PG6 Regs
  275. wire [CmdDataRegWith-1:0] pG6P1Del;
  276. wire [CmdDataRegWith-1:0] pG6P2Del;
  277. wire [CmdDataRegWith-1:0] pG6P3Del;
  278. wire [CmdDataRegWith-1:0] pG6P123Del;
  279. wire [CmdDataRegWith-1:0] pG6P1Width;
  280. wire [CmdDataRegWith-1:0] pG6P2Width;
  281. wire [CmdDataRegWith-1:0] pG6P3Width;
  282. wire [CmdDataRegWith-1:0] pG6P123Width;
  283. //PG7 Regs
  284. wire [CmdDataRegWith-1:0] pG7P1Del;
  285. wire [CmdDataRegWith-1:0] pG7P2Del;
  286. wire [CmdDataRegWith-1:0] pG7P3Del;
  287. wire [CmdDataRegWith-1:0] pG7P123Del;
  288. wire [CmdDataRegWith-1:0] pG7P1Width;
  289. wire [CmdDataRegWith-1:0] pG7P2Width;
  290. wire [CmdDataRegWith-1:0] pG7P3Width;
  291. wire [CmdDataRegWith-1:0] pG7P123Width;
  292. wire [CmdDataRegWith-1:0] measNum1;
  293. wire [CmdDataRegWith-1:0] measNum2;
  294. wire [CmdDataRegWith-1:0] pgMode0;
  295. wire [CmdDataRegWith-1:0] pgMode1;
  296. wire [CmdDataRegWith-1:0] muxCtrl1;
  297. wire [CmdDataRegWith-1:0] muxCtrl2;
  298. wire [CmdDataRegWith-1:0] muxCtrl3;
  299. wire [CmdDataRegWith-1:0] muxCtrl4;
  300. wire [CmdRegWidth-29:0] pgModeArray [PGenNum-1:0];
  301. wire pgPulsePolArray [PGenNum-1:0];
  302. wire pgEnEdgeArray [PGenNum-1:0];
  303. wire [PGenNum-1:0] pgRstArray;
  304. wire [6:0] pGenRst;
  305. wire [6:0] pGenMeasRst;
  306. wire pGenRstDone;
  307. wire [CmdRegWidth-28:0] pgMuxCtrlArray [PGenNum-1:0];
  308. wire [CmdRegWidth-28:0] extTrigMuxCtrlArray [TrigPortsNum-1:0];
  309. wire [TrigPortsNum-1:0] extTrigDirCmd = measCtrl[21:16];
  310. wire [CmdRegWidth-1:0] pgP1DelArray [PGenNum-1:0];
  311. wire [CmdRegWidth-1:0] pgP2DelArray [PGenNum-1:0];
  312. wire [CmdRegWidth-1:0] pgP3DelArray [PGenNum-1:0];
  313. wire [CmdRegWidth-1:0] pgP1WidthArray [PGenNum-1:0];
  314. wire [CmdRegWidth-1:0] pgP2WidthArray [PGenNum-1:0];
  315. wire [CmdRegWidth-1:0] pgP3WidthArray [PGenNum-1:0];
  316. wire [PGenNum-1:0] pulseBus;
  317. wire [PGenNum-1:0] pgMuxedOut;
  318. wire [TrigPortsNum-1:0] extPortsMuxedOut;
  319. wire measEnd;
  320. wire slowMod;
  321. wire fastMod;
  322. wire [3:0] modKeyCtrl;
  323. wire tirgToDspEvent;
  324. wire trigFromDspEvent;
  325. wire oscWind;
  326. wire oscDataRdFlag;
  327. wire sampleStrobeGenRst;
  328. //================================================================================
  329. // assignments
  330. //================================================================================
  331. assign pgModeArray [PGenNum-1] = pgMode0[21:18];
  332. assign pgModeArray [PGenNum-2] = pgMode0[17:15];
  333. assign pgModeArray [PGenNum-3] = pgMode0[14:12];
  334. assign pgModeArray [PGenNum-4] = pgMode0[11:9];
  335. assign pgModeArray [PGenNum-5] = pgMode0[8:6];
  336. assign pgModeArray [PGenNum-6] = pgMode0[5:3];
  337. assign pgModeArray [PGenNum-7] = pgMode0[2:0];
  338. assign pgPulsePolArray [PGenNum-1] = pgMode1[16];
  339. assign pgPulsePolArray [PGenNum-2] = pgMode1[15];
  340. assign pgPulsePolArray [PGenNum-3] = pgMode1[14];
  341. assign pgPulsePolArray [PGenNum-4] = pgMode1[13];
  342. assign pgPulsePolArray [PGenNum-5] = pgMode1[12];
  343. assign pgPulsePolArray [PGenNum-6] = pgMode1[11];
  344. assign pgPulsePolArray [PGenNum-7] = pgMode1[10];
  345. assign pgEnEdgeArray [PGenNum-1] = pgMode1[23];
  346. assign pgEnEdgeArray [PGenNum-2] = pgMode1[22];
  347. assign pgEnEdgeArray [PGenNum-3] = pgMode1[21];
  348. assign pgEnEdgeArray [PGenNum-4] = pgMode1[20];
  349. assign pgEnEdgeArray [PGenNum-5] = pgMode1[19];
  350. assign pgEnEdgeArray [PGenNum-6] = pgMode1[18];
  351. assign pgEnEdgeArray [PGenNum-7] = pgMode1[17];
  352. assign pgRstArray [PGenNum-1] = pgMode1[6];
  353. assign pgRstArray [PGenNum-2] = pgMode1[5];
  354. assign pgRstArray [PGenNum-3] = pgMode1[4];
  355. assign pgRstArray [PGenNum-4] = pgMode1[3];
  356. assign pgRstArray [PGenNum-5] = pgMode1[2];
  357. assign pgRstArray [PGenNum-6] = pgMode1[1];
  358. assign pgRstArray [PGenNum-7] = pgMode1[0];
  359. assign pgMuxCtrlArray [PGenNum-1] = muxCtrl1[19:15];
  360. assign pgMuxCtrlArray [PGenNum-2] = muxCtrl1[14:10];
  361. assign pgMuxCtrlArray [PGenNum-3] = muxCtrl1[9:5];
  362. assign pgMuxCtrlArray [PGenNum-4] = muxCtrl1[4:0];
  363. assign pgMuxCtrlArray [PGenNum-5] = muxCtrl2[19:15];
  364. assign pgMuxCtrlArray [PGenNum-6] = muxCtrl2[14:10];
  365. assign pgMuxCtrlArray [PGenNum-7] = muxCtrl2[9:5];
  366. assign extTrigMuxCtrlArray [TrigPortsNum-1] = muxCtrl4[19:15];
  367. assign extTrigMuxCtrlArray [TrigPortsNum-2] = muxCtrl4[14:10];
  368. assign extTrigMuxCtrlArray [TrigPortsNum-3] = muxCtrl4[9:5];
  369. assign extTrigMuxCtrlArray [TrigPortsNum-4] = muxCtrl4[4:0];
  370. assign extTrigMuxCtrlArray [TrigPortsNum-5] = muxCtrl3[9:5];
  371. assign extTrigMuxCtrlArray [TrigPortsNum-6] = muxCtrl3[4:0];
  372. assign pgP1DelArray[PGenNum-1] = {pG7P123Del[7:0],pG7P1Del};
  373. assign pgP1DelArray[PGenNum-2] = {pG6P123Del[7:0],pG6P1Del};
  374. assign pgP1DelArray[PGenNum-3] = {pG5P123Del[7:0],pG5P1Del};
  375. assign pgP1DelArray[PGenNum-4] = {pG4P123Del[7:0],pG4P1Del};
  376. assign pgP1DelArray[PGenNum-5] = {pG3P123Del[7:0],pG3P1Del};
  377. assign pgP1DelArray[PGenNum-6] = {pG2P123Del[7:0],pG2P1Del};
  378. assign pgP1DelArray[PGenNum-7] = {pG1P123Del[7:0],pG1P1Del};
  379. assign pgP2DelArray[PGenNum-1] = {pG7P123Del[15:8],pG7P2Del};
  380. assign pgP2DelArray[PGenNum-2] = {pG6P123Del[15:8],pG6P2Del};
  381. assign pgP2DelArray[PGenNum-3] = {pG5P123Del[15:8],pG5P2Del};
  382. assign pgP2DelArray[PGenNum-4] = {pG4P123Del[15:8],pG4P2Del};
  383. assign pgP2DelArray[PGenNum-5] = {pG3P123Del[15:8],pG3P2Del};
  384. assign pgP2DelArray[PGenNum-6] = {pG2P123Del[15:8],pG2P2Del};
  385. assign pgP2DelArray[PGenNum-7] = {pG1P123Del[15:8],pG1P2Del};
  386. assign pgP3DelArray[PGenNum-1] = {pG7P123Del[23:16],pG7P3Del};
  387. assign pgP3DelArray[PGenNum-2] = {pG6P123Del[23:16],pG6P3Del};
  388. assign pgP3DelArray[PGenNum-3] = {pG5P123Del[23:16],pG5P3Del};
  389. assign pgP3DelArray[PGenNum-4] = {pG4P123Del[23:16],pG4P3Del};
  390. assign pgP3DelArray[PGenNum-5] = {pG3P123Del[23:16],pG3P3Del};
  391. assign pgP3DelArray[PGenNum-6] = {pG2P123Del[23:16],pG2P3Del};
  392. assign pgP3DelArray[PGenNum-7] = {pG1P123Del[23:16],pG1P3Del};
  393. assign pgP1WidthArray[PGenNum-1] = {pG7P123Width[7:0],pG7P1Width};
  394. assign pgP1WidthArray[PGenNum-2] = {pG6P123Width[7:0],pG6P1Width};
  395. assign pgP1WidthArray[PGenNum-3] = {pG5P123Width[7:0],pG5P1Width};
  396. assign pgP1WidthArray[PGenNum-4] = {pG4P123Width[7:0],pG4P1Width};
  397. assign pgP1WidthArray[PGenNum-5] = {pG3P123Width[7:0],pG3P1Width};
  398. assign pgP1WidthArray[PGenNum-6] = {pG2P123Width[7:0],pG2P1Width};
  399. assign pgP1WidthArray[PGenNum-7] = {pG1P123Width[7:0],pG1P1Width};
  400. assign pgP2WidthArray[PGenNum-1] = {pG7P123Width[15:8],pG7P2Width};
  401. assign pgP2WidthArray[PGenNum-2] = {pG6P123Width[15:8],pG6P2Width};
  402. assign pgP2WidthArray[PGenNum-3] = {pG5P123Width[15:8],pG5P2Width};
  403. assign pgP2WidthArray[PGenNum-4] = {pG4P123Width[15:8],pG4P2Width};
  404. assign pgP2WidthArray[PGenNum-5] = {pG3P123Width[15:8],pG3P2Width};
  405. assign pgP2WidthArray[PGenNum-6] = {pG2P123Width[15:8],pG2P2Width};
  406. assign pgP2WidthArray[PGenNum-7] = {pG1P123Width[15:8],pG1P2Width};
  407. assign pgP3WidthArray[PGenNum-1] = {pG7P123Width[23:16],pG7P3Width};
  408. assign pgP3WidthArray[PGenNum-2] = {pG6P123Width[23:16],pG6P3Width};
  409. assign pgP3WidthArray[PGenNum-3] = {pG5P123Width[23:16],pG5P3Width};
  410. assign pgP3WidthArray[PGenNum-4] = {pG4P123Width[23:16],pG4P3Width};
  411. assign pgP3WidthArray[PGenNum-5] = {pG3P123Width[23:16],pG3P3Width};
  412. assign pgP3WidthArray[PGenNum-6] = {pG2P123Width[23:16],pG2P3Width};
  413. assign pgP3WidthArray[PGenNum-7] = {pG1P123Width[23:16],pG1P3Width};
  414. assign adcDataBus [ChNum-4] = adc1ChT1Data;
  415. assign adcDataBus [ChNum-3] = adc1ChR1Data;
  416. assign adcDataBus [ChNum-2] = adc2ChR2Data;
  417. assign adcDataBus [ChNum-1] = adc2ChT2Data;
  418. assign gainManual [ChNum-4] = gainCtrl[5];
  419. assign gainManual [ChNum-3] = gainCtrl[4];
  420. assign gainManual [ChNum-2] = gainCtrl[6];
  421. assign gainManual [ChNum-1] = gainCtrl[7];
  422. assign gainAutoEn [ChNum-4] = gainCtrl[1];
  423. assign gainAutoEn [ChNum-3] = gainCtrl[0];
  424. assign gainAutoEn [ChNum-2] = gainCtrl[2];
  425. assign gainAutoEn [ChNum-1] = gainCtrl[3];
  426. assign Adc1InitMosi_o = adcInitMosi;
  427. assign Adc2InitMosi_o = adcInitMosi;
  428. assign Adc1InitClk_o = adcInitSck;
  429. assign Adc2InitClk_o = adcInitSck;
  430. assign Adc1InitCs_o = adc0InitCs;
  431. assign Adc2InitCs_o = adc1InitCs;
  432. assign Adc1InitRst_o = adcCtrl[0];
  433. assign Adc2InitRst_o = adcCtrl[0];
  434. assign Led_o = ledReg |(|ampEnNewStates);
  435. assign EndMeas_o = stopMeas|stopMeasR; //stretching pulse for 1 more clk period
  436. assign gainLowThresholdBus [ChNum-4] = gainLowThreshT1;
  437. assign gainLowThresholdBus [ChNum-3] = gainLowThreshR1;
  438. assign gainLowThresholdBus [ChNum-2] = gainLowThreshR2;
  439. assign gainLowThresholdBus [ChNum-1] = gainLowThreshT2;
  440. assign gainHighThresholdBus [ChNum-4] = gainHighThreshT1;
  441. assign gainHighThresholdBus [ChNum-3] = gainHighThreshR1;
  442. assign gainHighThresholdBus [ChNum-2] = gainHighThreshR2;
  443. assign gainHighThresholdBus [ChNum-1] = gainHighThreshT2;
  444. assign AmpEn_o [3] = ~ampEnNewStates[3];
  445. assign AmpEn_o [2] = ~ampEnNewStates[2];
  446. assign AmpEn_o [1] = ~ampEnNewStates[0];
  447. assign AmpEn_o [0] = ~ampEnNewStates[1];
  448. assign Overload_o = overCtrlR;
  449. assign Mod_o = fastMod;
  450. assign PortSel_o = ~modKeyCtrl[1:0];
  451. assign Trig6to1Dir_o [0] = !measCtrl[16];
  452. assign Trig6to1Dir_o [1] = !measCtrl[17];
  453. assign Trig6to1Dir_o [2] = !measCtrl[18];
  454. assign Trig6to1Dir_o [3] = !measCtrl[19];
  455. assign Trig6to1Dir_o [4] = !measCtrl[20];
  456. assign Trig6to1Dir_o [5] = !measCtrl[21];
  457. assign Trig6to1_io [0] = (measCtrl[16]) ? 1'bz:extPortsMuxedOut[0]; //1 - in, 0 - out
  458. assign Trig6to1_io [1] = (measCtrl[17]) ? 1'bz:extPortsMuxedOut[1]; //1 - in, 0 - out
  459. assign Trig6to1_io [2] = (measCtrl[18]) ? 1'bz:extPortsMuxedOut[2]; //1 - in, 0 - out
  460. assign Trig6to1_io [3] = (measCtrl[19]) ? 1'bz:extPortsMuxedOut[3]; //1 - in, 0 - out
  461. assign Trig6to1_io [4] = (measCtrl[20]) ? 1'bz:extPortsMuxedOut[4]; //1 - in, 0 - out
  462. assign Trig6to1_io [5] = (measCtrl[21]) ? 1'bz:extPortsMuxedOut[5]; //1 - in, 0 - out
  463. //================================================================================
  464. // CODING
  465. //================================================================================
  466. integer m;
  467. always @(posedge gclk) begin //stretching pulse
  468. stopMeasR <= stopMeas;
  469. end
  470. //--------------------------------------------------------------------------------
  471. // Data Receiving Interface
  472. //--------------------------------------------------------------------------------
  473. IBUFDS
  474. #(
  475. .DIFF_TERM ("FALSE")
  476. )
  477. iobdds_50m_in
  478. (
  479. .I (ClkP_i),
  480. .IB (ClkN_i),
  481. .O (gclk)
  482. );
  483. Clk200Gen Clk200Gen
  484. (
  485. .Clk_i (gclk),
  486. .Rst_i (initRst),
  487. .Clk200_o (refClk),
  488. .Clk10Timers_o (TimersClk_o),
  489. .Clk150_o (windClk150),
  490. .Locked_o (Locked200)
  491. );
  492. AdcDataInterface
  493. #(
  494. .AdcDataWidth (AdcDataWidth),
  495. .ChNum (ChNum),
  496. .Ratio (Ratio)
  497. )
  498. AdcDataInterface
  499. (
  500. .Clk_i (gclk),
  501. .RefClk_i (refClk),
  502. .Locked_i (Locked200),
  503. .Rst_i (initRst),
  504. .Adc1FclkP_i (Adc1FclkP_i),
  505. .Adc1FclkN_i (Adc1FclkN_i),
  506. .testAdc (AdcData_i),
  507. .Adc1DataDa0P_i (Adc1DataDa0P_i),
  508. .Adc1DataDa0N_i (Adc1DataDa0N_i),
  509. .Adc1DataDa1P_i (Adc1DataDa1P_i),
  510. .Adc1DataDa1N_i (Adc1DataDa1N_i),
  511. .Adc1DataDb0P_i (Adc1DataDb0P_i),
  512. .Adc1DataDb0N_i (Adc1DataDb0N_i),
  513. .Adc1DataDb1P_i (Adc1DataDb1P_i),
  514. .Adc1DataDb1N_i (Adc1DataDb1N_i),
  515. .Adc2FclkP_i (Adc2FclkP_i),
  516. .Adc2FclkN_i (Adc2FclkN_i),
  517. .Adc2DataDa0P_i (Adc2DataDa0P_i),
  518. .Adc2DataDa0N_i (Adc2DataDa0N_i),
  519. .Adc2DataDa1P_i (Adc2DataDa1P_i),
  520. .Adc2DataDa1N_i (Adc2DataDa1N_i),
  521. .Adc2DataDb0P_i (Adc2DataDb0P_i),
  522. .Adc2DataDb0N_i (Adc2DataDb0N_i),
  523. .Adc2DataDb1P_i (Adc2DataDb1P_i),
  524. .Adc2DataDb1N_i (Adc2DataDb1N_i),
  525. .Adc1ChT1Data_o (adc1ChT1Data),
  526. .Adc1ChR1Data_o (adc1ChR1Data),
  527. .Adc2ChR2Data_o (adc2ChR2Data),
  528. .Adc2ChT2Data_o (adc2ChT2Data)
  529. );
  530. //--------------------------------------------------------------------------------
  531. // External DSP Interface
  532. //--------------------------------------------------------------------------------
  533. DspInterface
  534. #(
  535. .ODataWidth (LpDataWidth),
  536. .ResultWidth (ResultWidth),
  537. .ChNum (ChNum),
  538. .CmdRegWidth (CmdRegWidth),
  539. .CmdDataRegWith (CmdDataRegWith),
  540. .HeaderWidth (HeaderWidth),
  541. .DataCntWidth (DataCntWidth)
  542. )
  543. ExternalDspInterface
  544. (
  545. .Clk_i (gclk),
  546. .Rst_i (initRst),
  547. .OscWind_i (oscWind),
  548. .StartMeasDsp_i (startMeasSync),
  549. .DspReadyForRx_i (DspReadyForRx_i),
  550. .MeasNum_i ({measNum2[7:0],measNum1}),
  551. .Mosi_i (Mosi_i),
  552. .Sck_i (Sck_i),
  553. .Ss_i (Ss_i),
  554. .Mode_i (measCtrl[0]),
  555. .PortSel_i (measCtrl[23:22]),
  556. .DecimFactor_i (measCtrl[3:1]),
  557. .IfFtwL_i (ifFtwL),
  558. .IfFtwH_i (ifFtwH),
  559. .OscDataRdFlag_o (oscDataRdFlag),
  560. .Adc1ChT1Data_i (adc1ChT1Data),
  561. .Adc1ChR1Data_i (adc1ChR1Data),
  562. .Adc2ChR2Data_i (adc2ChT2Data),
  563. .Adc2ChT2Data_i (adc2ChR2Data),
  564. // .Adc1ChT1Data_i (AdcData_i),
  565. // .Adc1ChR1Data_i (AdcData_i),
  566. // .Adc2ChR2Data_i (AdcData_i),
  567. // .Adc2ChT2Data_i (AdcData_i),
  568. // .Adc1ChT1Data_i (14'h1fff),
  569. // .Adc1ChR1Data_i (14'h257f),
  570. // .Adc2ChR2Data_i (14'h1001),
  571. // .Adc2ChT2Data_i (14'h25f8),
  572. .Mosi_o (adcInitMosi),
  573. .Sck_o (adcInitSck),
  574. .Ss0_o (adc0InitCs),
  575. .Ss1_o (adc1InitCs),
  576. .Miso_i (Miso_i),
  577. .Miso_o (Miso_o),
  578. .CmdDataReg_o (cmdDataReg),
  579. .CmdDataVal_o (cmdDataVal),
  580. .AnsReg_i (ansReg),
  581. .AnsAddr_o (ansAddr),
  582. .LpOutFs_o (LpOutFs_o),
  583. .LpOutClk_o (LpOutClk_o),
  584. .LpOutData_o (LpOutData_o),
  585. .Adc1T1ImResult_i (adc1ImT1),
  586. .Adc1T1ReResult_i (adc1ReT1),
  587. .Adc1R1ImResult_i (adc1ImR1),
  588. .Adc1R1ReResult_i (adc1ReR1),
  589. .Adc2R2ImResult_i (adc2ImR2),
  590. .Adc2R2ReResult_i (adc2ReR2),
  591. .Adc2T2ImResult_i (adc2ImT2),
  592. .Adc2T2ReResult_i (adc2ReT2),
  593. .ServiseRegData_i (ampEnNewStates),
  594. .LpOutStart_i (measDataRdy)
  595. );
  596. //--------------------------------------------------------------------------------
  597. // Internal DSP calculation module
  598. //--------------------------------------------------------------------------------
  599. always @(posedge gclk) begin
  600. if (!initRst) begin
  601. startMeasSync <= StartMeas_i;
  602. end else begin
  603. startMeasSync <= 1'b0;
  604. end
  605. end
  606. NcoRstGen NcoRstGenInst
  607. (
  608. .Clk_i (gclk),
  609. .Rst_i (initRst),
  610. .NcoPhInc_i ({ifFtwH[0+:PhIncWidth-CmdDataRegWith],ifFtwL}),
  611. .StartMeasEvent_i (startMeasEvent),
  612. .NcoRst_o (ncoRst),
  613. .StartMeasEvent_o (intTrig1)
  614. );
  615. InternalDsp
  616. #(
  617. .AdcDataWidth (AdcDataWidth),
  618. .ChNum (ChNum),
  619. .ResultWidth (ResultWidth),
  620. .CmdDataRegWith (CmdDataRegWith)
  621. )
  622. InternalDsp
  623. (
  624. .Clk_i (gclk),
  625. .WindCalcClk_i (windClk150),
  626. .Rst_i (initRst),
  627. .NcoRst_i (ncoRst),
  628. .OscWind_o (oscWind),
  629. .Adc1ChT1Data_i (adc1ChT1Data), //T1
  630. .Adc1ChR1Data_i (adc1ChR1Data), //R1
  631. .Adc2ChR2Data_i (adc2ChR2Data), //R2
  632. .Adc2ChT2Data_i (adc2ChT2Data), //T2
  633. // .Adc1ChT1Data_i (AdcData_i), //T1
  634. // .Adc1ChR1Data_i (AdcData_i), //R1
  635. // .Adc2ChR2Data_i (AdcData_i), //R2
  636. // .Adc2ChT2Data_i (AdcData_i), //T2
  637. .GatingPulse_i (gatingPulse),
  638. .StartMeas_i (measStart),
  639. .StartMeasDsp_i (startMeasSync),
  640. .OscDataRdFlag_i (oscDataRdFlag),
  641. .MeasNum_i ({measNum2[7:0],measNum1}),
  642. .MeasCtrl_i (measCtrl),
  643. .FilterCorrCoefH_i (filterCorrCoefH),
  644. .FilterCorrCoefL_i (filterCorrCoefL),
  645. .CalModeEn_i (adcCtrl[1]),
  646. .CalModeDone_o (calDone),
  647. .IfFtwL_i (ifFtwL),
  648. .IfFtwH_i (ifFtwH),
  649. .NcoSin_o (ncoSin),
  650. .NcoCos_o (ncoCos),
  651. .Adc1ImT1Data_o (adc1ImT1),
  652. .Adc1ReT1Data_o (adc1ReT1),
  653. .Adc1ImR1Data_o (adc1ImR1),
  654. .Adc1ReR1Data_o (adc1ReR1),
  655. .Adc2ImR2Data_o (adc2ImR2),
  656. .Adc2ReR2Data_o (adc2ReR2),
  657. .Adc2ImT2Data_o (adc2ImT2),
  658. .Adc2ReT2Data_o (adc2ReT2),
  659. .MeasDataRdy_o (measDataRdy),
  660. .EndMeas_o (stopMeas),
  661. .MeasWind_o (measWind),
  662. .MeasEnd_o (measEnd),
  663. .SampleStrobeGenRst_o (sampleStrobeGenRst)
  664. );
  665. //--------------------------------------------------------------------------------
  666. // Reg Map With Config Registers
  667. //--------------------------------------------------------------------------------
  668. RegMap
  669. #(
  670. .CmdRegWidth (CmdRegWidth),
  671. .HeaderWidth (HeaderWidth),
  672. .CmdDataRegWith (CmdDataRegWith)
  673. )
  674. RegMapInst
  675. (
  676. .Clk_i (gclk),
  677. .Rst_i (initRst),
  678. .PGenRstDone_i (pGenRstDone),
  679. .Val_i (cmdDataVal),
  680. .CalDone_i (calDone),
  681. .Data_i (cmdDataReg),
  682. .AnsAddr_i (ansAddr),
  683. .AnsDataReg_o (ansReg),
  684. .OverCtrlReg_i (overCtrl),
  685. .GainCtrlReg_o (gainCtrl),
  686. .GainLowThreshT1Reg_o (gainLowThreshT1),
  687. .GainHighThreshT1Reg_o (gainHighThreshT1),
  688. .GainLowThreshR1Reg_o (gainLowThreshR1),
  689. .GainHighThreshR1Reg_o (gainHighThreshR1),
  690. .GainLowThreshT2Reg_o (gainLowThreshT2),
  691. .GainHighThreshT2Reg_o (gainHighThreshT2),
  692. .GainLowThreshR2Reg_o (gainLowThreshR2),
  693. .GainHighThreshR2Reg_o (gainHighThreshR2),
  694. .OverThreshReg_o (overThresh),
  695. .DitherCtrlReg_o (ditherCtrl),
  696. .MeasCtrlReg_o (measCtrl),
  697. .AdcCtrlReg_o (adcCtrl),
  698. .AdcDirectRd0Reg_o (adcDirectRd0),
  699. .AdcDirectRd1Reg_o (adcDirectRd1),
  700. .IfFtwRegL_o (ifFtwL),
  701. .IfFtwRegH_o (ifFtwH),
  702. .FilterCorrCoefRegL_o (filterCorrCoefL),
  703. .FilterCorrCoefRegH_o (filterCorrCoefH),
  704. .DspTrigInReg_o (dspTrigIn),
  705. .DspTrigOutReg_o (dspTrigOut),
  706. .DspTrigIn1Reg_o (dspTrigIn1),
  707. .DspTrigIn2Reg_o (dspTrigIn2),
  708. .DspTrigOut1Reg_o (dspTrigOut1),
  709. .DspTrigOut2Reg_o (dspTrigOut2),
  710. .PG1P1DelayReg_o (pG1P1Del),
  711. .PG1P2DelayReg_o (pG1P2Del),
  712. .PG1P3DelayReg_o (pG1P3Del),
  713. .PG1P123DelayReg_o (pG1P123Del),
  714. .PG1P1WidthReg_o (pG1P1Width),
  715. .PG1P2WidthReg_o (pG1P2Width),
  716. .PG1P3WidthReg_o (pG1P3Width),
  717. .PG1P123WidthReg_o (pG1P123Width),
  718. //PG2 Regs
  719. .PG2P1DelayReg_o (pG2P1Del),
  720. .PG2P2DelayReg_o (pG2P2Del),
  721. .PG2P3DelayReg_o (pG2P3Del),
  722. .PG2P123DelayReg_o (pG2P123Del),
  723. .PG2P1WidthReg_o (pG2P1Width),
  724. .PG2P2WidthReg_o (pG2P2Width),
  725. .PG2P3WidthReg_o (pG2P3Width),
  726. .PG2P123WidthReg_o (pG2P123Width),
  727. //PG3 Regs
  728. .PG3P1DelayReg_o (pG3P1Del),
  729. .PG3P2DelayReg_o (pG3P2Del),
  730. .PG3P3DelayReg_o (pG3P3Del),
  731. .PG3P123DelayReg_o (pG3P123Del),
  732. .PG3P1WidthReg_o (pG3P1Width),
  733. .PG3P2WidthReg_o (pG3P2Width),
  734. .PG3P3WidthReg_o (pG3P3Width),
  735. .PG3P123WidthReg_o (pG3P123Width),
  736. //PG4 Regs
  737. .PG4P1DelayReg_o (pG4P1Del),
  738. .PG4P2DelayReg_o (pG4P2Del),
  739. .PG4P3DelayReg_o (pG4P3Del),
  740. .PG4P123DelayReg_o (pG4P123Del),
  741. .PG4P1WidthReg_o (pG4P1Width),
  742. .PG4P2WidthReg_o (pG4P2Width),
  743. .PG4P3WidthReg_o (pG4P3Width),
  744. .PG4P123WidthReg_o (pG4P123Width),
  745. //PG5 Regs
  746. .PG5P1DelayReg_o (pG5P1Del),
  747. .PG5P2DelayReg_o (pG5P2Del),
  748. .PG5P3DelayReg_o (pG5P3Del),
  749. .PG5P123DelayReg_o (pG5P123Del),
  750. .PG5P1WidthReg_o (pG5P1Width),
  751. .PG5P2WidthReg_o (pG5P2Width),
  752. .PG5P3WidthReg_o (pG5P3Width),
  753. .PG5P123WidthReg_o (pG5P123Width),
  754. //PG6 Regs
  755. .PG6P1DelayReg_o (pG6P1Del),
  756. .PG6P2DelayReg_o (pG6P2Del),
  757. .PG6P3DelayReg_o (pG6P3Del),
  758. .PG6P123DelayReg_o (pG6P123Del),
  759. .PG6P1WidthReg_o (pG6P1Width),
  760. .PG6P2WidthReg_o (pG6P2Width),
  761. .PG6P3WidthReg_o (pG6P3Width),
  762. .PG6P123WidthReg_o (pG6P123Width),
  763. //PG7 Regs
  764. .PG7P1DelayReg_o (pG7P1Del),
  765. .PG7P2DelayReg_o (pG7P2Del),
  766. .PG7P3DelayReg_o (pG7P3Del),
  767. .PG7P123DelayReg_o (pG7P123Del),
  768. .PG7P1WidthReg_o (pG7P1Width),
  769. .PG7P2WidthReg_o (pG7P2Width),
  770. .PG7P3WidthReg_o (pG7P3Width),
  771. .PG7P123WidthReg_o (pG7P123Width),
  772. .MeasNum1Reg_o (measNum1),
  773. .MeasNum2Reg_o (measNum2),
  774. .PgMode0Reg_o (pgMode0),
  775. .PgMode1Reg_o (pgMode1),
  776. .MuxCtrl1Reg_o (muxCtrl1),
  777. .MuxCtrl2Reg_o (muxCtrl2),
  778. .MuxCtrl3Reg_o (muxCtrl3),
  779. .MuxCtrl4Reg_o (muxCtrl4)
  780. );
  781. //--------------------------------------------------------------------------------
  782. // Global FPGA reset generator
  783. //--------------------------------------------------------------------------------
  784. InitRst FpgaInitRst
  785. (
  786. .clk_i (gclk),
  787. .signal_o (initRst)
  788. );
  789. //--------------------------------------------------------------------------------
  790. // ADC overload detection
  791. //--------------------------------------------------------------------------------
  792. genvar i;
  793. generate
  794. for (i=0; i<ChNum; i=i+1) begin :OverControl
  795. OverloadDetect
  796. #(
  797. .ThresholdWidth (ThresholdWidth),
  798. .AdcDataWidth (AdcDataWidth),
  799. .MeasPeriod (MeasPeriod)
  800. )
  801. OverloadDetect
  802. (
  803. .Rst_i (initRst),
  804. .Clk_i (gclk),
  805. .AdcData_i (adcDataBus[i]),
  806. .OverThreshold_i (overThresh),
  807. .Overload_o (overCtrlChannels[i])
  808. );
  809. end
  810. endgenerate
  811. //--------------------------------------------------------------------------------
  812. // Gain Control module
  813. //--------------------------------------------------------------------------------
  814. genvar g;
  815. generate
  816. for (g=0; g<ChNum; g=g+1) begin :GainControl
  817. GainControlWrapper
  818. #(
  819. .AdcDataWidth (AdcDataWidth),
  820. .ThresholdWidth (ThresholdWidth),
  821. .PhIncWidth (PhIncWidth),
  822. .IfNcoOutWidth (NcoWidth),
  823. .MeasPeriod (MeasPeriod)
  824. )
  825. GainControlModule
  826. (
  827. .Rst_i (initRst),
  828. .Clk_i (gclk),
  829. .StartMeas_i (sampleStrobe),
  830. .NcoSin_i (ncoSin),
  831. .NcoCos_i (ncoCos),
  832. .AdcData_i (adcDataBus[g]),
  833. // .AdcData_i (AdcData_i),
  834. .GainLowThreshold_i (gainLowThresholdBus[g]),
  835. .GainHighThreshold_i(gainHighThresholdBus[g]),
  836. .GainAutoEn_i (gainAutoEn[g]),
  837. .GainManualState_i (gainManual[g]),
  838. .AmpEnNewState_o (ampEnNewStates[g]),
  839. .SensEn_o (sensEn[g]),
  840. .MeasStart_o (measStartBus[g])
  841. );
  842. end
  843. endgenerate
  844. StartAfterGainSel
  845. #(
  846. .ChNum (ChNum)
  847. )
  848. StartAfterGainSelInst
  849. (
  850. .Rst_i (initRst),
  851. .GainCtrl_i (gainAutoEn),
  852. .MeasStart_i (measStartBus),
  853. .MeasStart_o (measStart)
  854. );
  855. //--------------------------------------------------------------------------------
  856. // Trig TO/FROM DSP
  857. //--------------------------------------------------------------------------------
  858. Mux
  859. #(
  860. .CmdRegWidth (CmdRegWidth),
  861. .PGenNum (PGenNum),
  862. .TrigPortsNum (TrigPortsNum)
  863. )
  864. DspTrigMux
  865. (
  866. .Rst_i (initRst),
  867. .MuxCtrl_i (measNum2[13:9]),
  868. .DspTrigOut_i (1'b0),
  869. .DspStartCmd_i (1'b0),
  870. .IntTrig_i (1'b0),
  871. .IntTrig2_i (1'b0),
  872. .PulseBus_i (7'd0),
  873. .ExtPortsBus_i (Trig6to1_io),
  874. .MuxOut_o (DspTrigIn_o)
  875. );
  876. //--------------------------------------------------------------------------------
  877. // Dither Gen
  878. //--------------------------------------------------------------------------------
  879. DitherGenv2 DitherGenInst
  880. (
  881. .Rst_i (initRst),
  882. .Clk_i (gclk),
  883. .DitherCmd_i (ditherCtrl),
  884. .DitherCtrlT2R2_o (DitherCtrlCh1_o),
  885. .DitherCtrlT1R1_o (DitherCtrlCh2_o)
  886. );
  887. //--------------------------------------------------------------------------------
  888. // MeasTrigMux
  889. //--------------------------------------------------------------------------------
  890. Mux
  891. #(
  892. .CmdRegWidth (CmdRegWidth),
  893. .PGenNum (PGenNum),
  894. .TrigPortsNum (TrigPortsNum)
  895. )
  896. MeasTrigMux
  897. (
  898. .Rst_i (initRst),
  899. .MuxCtrl_i (muxCtrl3[14:10]),
  900. .DspTrigOut_i (1'b0),
  901. .DspStartCmd_i (startMeasSync),
  902. .IntTrig_i (1'b0),
  903. .IntTrig2_i (1'b0),
  904. .PulseBus_i (7'b0),
  905. .ExtPortsBus_i (Trig6to1_io),
  906. .MuxOut_o (measTrig)
  907. );
  908. //--------------------------------------------------------------------------------
  909. // MeasStartEventGen
  910. //--------------------------------------------------------------------------------
  911. MeasStartEventGen MeasStartEventGenInst
  912. (
  913. .Rst_i (initRst),
  914. .Clk_i (gclk),
  915. .MeasTrig_i (measTrig),
  916. .StartMeasDsp_i (startMeasSync),
  917. .StartMeasEvent_o (startMeasEvent),
  918. .InitTrig_o ()
  919. );
  920. //--------------------------------------------------------------------------------
  921. // IntTrig2 Mux
  922. //--------------------------------------------------------------------------------
  923. TrigInt2Mux
  924. #(
  925. .PGenNum (PGenNum)
  926. )
  927. InitTrig2Mux
  928. (
  929. .Rst_i (initRst),
  930. .MuxCtrl_i (muxCtrl3[23:20]),
  931. .PulseBus_i (pulseBus),
  932. .MuxOut_o (trigForIntTrig2)
  933. );
  934. //--------------------------------------------------------------------------------
  935. // MeasStartEventGen
  936. //--------------------------------------------------------------------------------
  937. MeasStartEventGen IntTrig2GenInst
  938. (
  939. .Rst_i (initRst),
  940. .Clk_i (gclk),
  941. .MeasTrig_i (trigForIntTrig2),
  942. // .StartMeasDsp_i (startMeasEvent),
  943. .StartMeasDsp_i (intTrig1),
  944. .StartMeasEvent_o (),
  945. .InitTrig_o (intTrig2)
  946. );
  947. //--------------------------------------------------------------------------------
  948. // Pulse Meas modules
  949. //--------------------------------------------------------------------------------
  950. //--------------------------------------------------------------------------------
  951. // Pulse Gens
  952. //--------------------------------------------------------------------------------
  953. PGenRstGenerator PGenRstGen
  954. (
  955. .Rst_i (initRst),
  956. .Clk_i (gclk),
  957. .PGenRst_i (pgRstArray),
  958. .PGenRst_o (pGenRst),
  959. .RstDone_o (pGenRstDone)
  960. );
  961. genvar j;
  962. generate
  963. for (j=0; j<PGenNum; j=j+1) begin :PGen
  964. Mux
  965. #(
  966. .CmdRegWidth (CmdRegWidth),
  967. .PGenNum (PGenNum),
  968. .TrigPortsNum (TrigPortsNum)
  969. )
  970. PulseGenMux
  971. (
  972. .Rst_i (initRst),
  973. .MuxCtrl_i (pgMuxCtrlArray[j]),
  974. .DspTrigOut_i (1'b0),
  975. .DspStartCmd_i (1'b0),
  976. .IntTrig_i (intTrig1),
  977. .IntTrig2_i (intTrig2),
  978. .PulseBus_i (pulseBus),
  979. .ExtPortsBus_i (Trig6to1_io),
  980. .MuxOut_o (pgMuxedOut[j])
  981. );
  982. PulseGen
  983. #(
  984. .CmdRegWidth (CmdRegWidth)
  985. )
  986. PulseGenerator
  987. (
  988. .Rst_i (initRst|pGenRst[j]|pGenMeasRst[j]),
  989. .Clk_i (gclk),
  990. .EnPulse_i (pgMuxedOut[j]),
  991. .PulsePol_i (pgPulsePolArray[j]),
  992. .EnEdge_i (pgEnEdgeArray[j]),
  993. .Mode_i (pgModeArray[j]),
  994. .P1Del_i (pgP1DelArray[j]),
  995. .P2Del_i (pgP2DelArray[j]),
  996. .P3Del_i (pgP3DelArray[j]),
  997. .P1Width_i (pgP1WidthArray[j]),
  998. .P2Width_i (pgP2WidthArray[j]),
  999. .P3Width_i (pgP3WidthArray[j]),
  1000. .Pulse_o (pulseBus[j])
  1001. );
  1002. end
  1003. endgenerate
  1004. //--------------------------------------------------------------------------------
  1005. // External ports mux
  1006. //--------------------------------------------------------------------------------
  1007. genvar l;
  1008. generate
  1009. for (l=0; l<TrigPortsNum; l=l+1) begin :ExtPortsMux
  1010. Mux
  1011. #(
  1012. .CmdRegWidth (CmdRegWidth),
  1013. .PGenNum (PGenNum),
  1014. .TrigPortsNum (TrigPortsNum)
  1015. )
  1016. ExtPortsMux
  1017. (
  1018. .Rst_i (initRst),
  1019. .MuxCtrl_i (extTrigMuxCtrlArray[l]),
  1020. .DspTrigOut_i (DspTrigOut_i),
  1021. .DspStartCmd_i (startMeasSync), //tut nichego nebilo 14.02.2023 zamknul suda startMeasSync
  1022. .IntTrig_i (intTrig1),
  1023. .IntTrig2_i (intTrig2),
  1024. .PulseBus_i (pulseBus),
  1025. .ExtPortsBus_i (Trig6to1_io),
  1026. .MuxOut_o (extPortsMuxedOut[l])
  1027. );
  1028. end
  1029. endgenerate
  1030. //--------------------------------------------------------------------------------
  1031. // SlowMod Out Muxer
  1032. //--------------------------------------------------------------------------------
  1033. Mux
  1034. #(
  1035. .CmdRegWidth (CmdRegWidth),
  1036. .PGenNum (PGenNum),
  1037. .TrigPortsNum (TrigPortsNum)
  1038. )
  1039. SlowModMux
  1040. (
  1041. .Rst_i (initRst),
  1042. .MuxCtrl_i (measNum2[18:14]),
  1043. .DspTrigOut_i (1'b0),
  1044. .DspStartCmd_i (1'b0),
  1045. .IntTrig_i (1'b0),
  1046. .IntTrig2_i (1'b0),
  1047. .PulseBus_i (pulseBus),
  1048. .ExtPortsBus_i (Trig6to1_io),
  1049. .MuxOut_o (slowMod)
  1050. );
  1051. //--------------------------------------------------------------------------------
  1052. // FastMod Out Muxer
  1053. //--------------------------------------------------------------------------------
  1054. Mux
  1055. #(
  1056. .CmdRegWidth (CmdRegWidth),
  1057. .PGenNum (PGenNum),
  1058. .TrigPortsNum (TrigPortsNum)
  1059. )
  1060. FastModMux
  1061. (
  1062. .Rst_i (initRst),
  1063. .MuxCtrl_i (measNum2[23:19]),
  1064. .DspTrigOut_i (1'b0),
  1065. .DspStartCmd_i (1'b0),
  1066. .IntTrig_i (1'b0),
  1067. .IntTrig2_i (1'b0),
  1068. .PulseBus_i (pulseBus),
  1069. .ExtPortsBus_i (Trig6to1_io),
  1070. .MuxOut_o (fastMod)
  1071. );
  1072. //--------------------------------------------------------------------------------
  1073. // Software Gating
  1074. //--------------------------------------------------------------------------------
  1075. Mux
  1076. #(
  1077. .CmdRegWidth (CmdRegWidth),
  1078. .PGenNum (PGenNum),
  1079. .TrigPortsNum (TrigPortsNum)
  1080. )
  1081. GatingMux
  1082. (
  1083. .Rst_i (initRst),
  1084. .MuxCtrl_i (muxCtrl3[19:15]),
  1085. .DspTrigOut_i (1'b0),
  1086. .DspStartCmd_i (1'b0),
  1087. .IntTrig_i (1'b0),
  1088. .IntTrig2_i (1'b0),
  1089. .PulseBus_i (pulseBus),
  1090. .ExtPortsBus_i (Trig6to1_io),
  1091. .MuxOut_o (gatingPulse)
  1092. );
  1093. //--------------------------------------------------------------------------------
  1094. // SampleStrobeMux
  1095. //--------------------------------------------------------------------------------
  1096. Mux
  1097. #(
  1098. .CmdRegWidth (CmdRegWidth),
  1099. .PGenNum (PGenNum),
  1100. .TrigPortsNum (TrigPortsNum)
  1101. )
  1102. SampleStrobeMux
  1103. (
  1104. .Rst_i (initRst),
  1105. .MuxCtrl_i (muxCtrl2[4:0]),
  1106. .DspTrigOut_i (1'b0),
  1107. .DspStartCmd_i (1'b0),
  1108. .IntTrig_i (intTrig1),
  1109. .IntTrig2_i (1'b0),
  1110. .PulseBus_i (pulseBus),
  1111. .ExtPortsBus_i (Trig6to1_io),
  1112. .MuxOut_o (sampleStrobe)
  1113. );
  1114. //--------------------------------------------------------------------------------
  1115. // SampleStrobeGenRstDemux
  1116. //--------------------------------------------------------------------------------
  1117. SampleStrobeGenRstDemux
  1118. #(
  1119. .CmdRegWidth (CmdRegWidth),
  1120. .PGenNum (PGenNum),
  1121. .TrigPortsNum (TrigPortsNum)
  1122. )
  1123. SampleStrobeGenRstDemux
  1124. (
  1125. .Rst_i (initRst),
  1126. .MuxCtrl_i (muxCtrl2[4:0]),
  1127. //.GenRst_i (stopMeas),
  1128. .GenRst_i (sampleStrobeGenRst),
  1129. .RstDemuxOut_o (pGenMeasRst)
  1130. );
  1131. //--------------------------------------------------------------------------------
  1132. // Active Port Selection
  1133. //--------------------------------------------------------------------------------
  1134. ActivePortSelector ActivePortSel
  1135. (
  1136. .Rst_i (initRst),
  1137. .Mod_i (slowMod),
  1138. .Ctrl_i (measCtrl[7:4]),
  1139. .Ctrl_o (modKeyCtrl)
  1140. );
  1141. //--------------------------------------------------------------------------------
  1142. // Debug led
  1143. //--------------------------------------------------------------------------------
  1144. always @(posedge gclk) begin
  1145. if (initRst) begin
  1146. testCnt <= 32'b0;
  1147. end else if (testCnt != TESTCNTPARAM) begin
  1148. testCnt <= testCnt+1;
  1149. end else begin
  1150. testCnt <= 32'd0;
  1151. end
  1152. end
  1153. always @(posedge gclk) begin
  1154. if (initRst) begin
  1155. ledReg <= 1'b0;
  1156. end else if ((testCnt == TESTCNTPARAM-1)) begin
  1157. ledReg <= ~ledReg;
  1158. end
  1159. end
  1160. endmodule