DspInterface.v 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. `timescale 1ns / 1ps
  2. //////////////////////////////////////////////////////////////////////////////////
  3. // company:
  4. // engineer:
  5. //
  6. // create date: 16:37:06 07/11/2019
  7. // design name:
  8. // module name: dsp_linkport_interface
  9. // project name:
  10. // target devices:
  11. // tool versions:
  12. // description:
  13. //
  14. // dependencies:
  15. //
  16. // revision:
  17. // revision 0.01 - file created
  18. // additional comments:
  19. //
  20. //////////////////////////////////////////////////////////////////////////////////
  21. module DspInterface
  22. #(
  23. parameter AdcDataWidth = 14,
  24. parameter ExtAdcDataWidth = 16,
  25. parameter ODataWidth = 16,
  26. parameter ResultWidth = 40,
  27. parameter ChNum = 16,
  28. parameter CmdRegWidth = 32,
  29. parameter CmdDataRegWith = 24,
  30. parameter HeaderWidth = 7,
  31. parameter DataCntWidth = 5,
  32. parameter CmdWidth = 3
  33. )
  34. (
  35. input Clk_i,
  36. input Rst_i,
  37. input OscWind_i,
  38. input StartMeasDsp_i,
  39. input DspReadyForRx_i,
  40. input [31:0] MeasNum_i,
  41. input Mosi_i,
  42. input Sck_i,
  43. input Ss_i,
  44. input Mode_i,
  45. input [CmdWidth-2:0] PortSel_i,
  46. input [CmdWidth-1:0] DecimFactor_i,
  47. input [CmdRegWidth-1:0] IfFtwL_i,
  48. input [CmdRegWidth-1:0] IfFtwH_i,
  49. output OscDataRdFlag_o,
  50. input [AdcDataWidth-1:0] Adc1ChT1Data_i,
  51. input [AdcDataWidth-1:0] Adc1ChR1Data_i,
  52. input [AdcDataWidth-1:0] Adc2ChR2Data_i,
  53. input [AdcDataWidth-1:0] Adc2ChT2Data_i,
  54. output Mosi_o,
  55. output Sck_o,
  56. output Ss0_o,
  57. output Ss1_o,
  58. input Miso_i,
  59. output Miso_o,
  60. output [CmdRegWidth-1:0] CmdDataReg_o,
  61. output CmdDataVal_o,
  62. input [CmdDataRegWith-1:0] AnsReg_i,
  63. output [HeaderWidth-1:0] AnsAddr_o,
  64. output LpOutFs_o,
  65. output LpOutClk_o,
  66. output [ODataWidth-1:0] LpOutData_o,
  67. input [ResultWidth-1:0] Adc1T1ImResult_i,
  68. input [ResultWidth-1:0] Adc1T1ReResult_i,
  69. input [ResultWidth-1:0] Adc1R1ImResult_i,
  70. input [ResultWidth-1:0] Adc1R1ReResult_i,
  71. input [ResultWidth-1:0] Adc2R2ImResult_i,
  72. input [ResultWidth-1:0] Adc2R2ReResult_i,
  73. input [ResultWidth-1:0] Adc2T2ImResult_i,
  74. input [ResultWidth-1:0] Adc2T2ReResult_i,
  75. input [ChNum-1:0] ServiseRegData_i,
  76. input LpOutStart_i
  77. );
  78. //================================================================================
  79. // REG/WIRE
  80. //================================================================================
  81. wire [ResultWidth*(ChNum*2)-1:0] measDataBus;
  82. wire [ResultWidth*(ChNum*2)-1:0] fftDataBus;
  83. wire [ResultWidth*(ChNum*2)-1:0] decimDataBus;
  84. reg [ResultWidth*(ChNum*2)-1:0] dataForFifo;
  85. reg dataForFifoVal;
  86. wire fftDataBusVal;
  87. wire decimDataBusVal;
  88. wire [ResultWidth*(ChNum*2)-1:0] measDataBusTx;
  89. wire measDataValTx;
  90. wire ppiBusy;
  91. reg signed [15:0] adc1ChT1DataExt;
  92. reg signed [15:0] adc1ChR1DataExt;
  93. reg signed [15:0] adc2ChR2DataExt;
  94. reg signed [15:0] adc2ChT2DataExt;
  95. reg signed [AdcDataWidth-1:0] currDataChannel;
  96. reg signed [AdcDataWidth-1:0] testDataChannel;
  97. wire signed [AdcDataWidth-1:0] currDataChannelDecim;
  98. wire currDataChannelDecimVal;
  99. wire signed [15:0] filteredDecimDataI;
  100. wire signed [15:0] filteredDecimDataQ;
  101. wire filteredDecimDataVal;
  102. //================================================================================
  103. // ASSIGNMENTS
  104. //================================================================================
  105. assign measDataBus [(ResultWidth*(ChNum*2-7))-1-:ResultWidth] = Adc1T1ImResult_i;
  106. assign measDataBus [(ResultWidth*(ChNum*2-6))-1-:ResultWidth] = Adc1T1ReResult_i;
  107. assign measDataBus [(ResultWidth*(ChNum*2-5))-1-:ResultWidth] = Adc1R1ImResult_i;
  108. assign measDataBus [(ResultWidth*(ChNum*2-4))-1-:ResultWidth] = Adc1R1ReResult_i;
  109. assign measDataBus [(ResultWidth*(ChNum*2-3))-1-:ResultWidth] = Adc2T2ImResult_i;
  110. assign measDataBus [(ResultWidth*(ChNum*2-2))-1-:ResultWidth] = Adc2T2ReResult_i;
  111. assign measDataBus [(ResultWidth*(ChNum*2-1))-1-:ResultWidth] = Adc2R2ImResult_i;
  112. assign measDataBus [(ResultWidth*(ChNum*2-0))-1-:ResultWidth] = Adc2R2ReResult_i;
  113. assign OscDataRdFlag_o = measDataValTx;
  114. //================================================================================
  115. // CODING
  116. //================================================================================
  117. reg oscWindR;
  118. reg [15:0] testPatternData;
  119. wire oscWindNeg = (!OscWind_i&oscWindR);
  120. always @(posedge Clk_i) begin
  121. if (!Rst_i) begin
  122. oscWindR <= OscWind_i;
  123. end else begin
  124. oscWindR <= 0;
  125. end
  126. end
  127. always @(posedge Clk_i) begin
  128. if (!Rst_i) begin
  129. if (oscWindNeg) begin
  130. testPatternData <= ~testPatternData;
  131. end
  132. end else begin
  133. testPatternData <= 16'h1fff;
  134. end
  135. end
  136. always @(posedge Clk_i) begin
  137. if (!Rst_i) begin
  138. if (OscWind_i) begin
  139. if (testDataChannel != (16'd511*16)) begin
  140. testDataChannel <= testDataChannel+16'd511;
  141. end else begin
  142. testDataChannel <= 16'd0;
  143. end
  144. end else begin
  145. testDataChannel <= 16'd0;
  146. end
  147. end else begin
  148. testDataChannel <= 0;
  149. end
  150. end
  151. always @(posedge Clk_i) begin
  152. if (!Rst_i) begin
  153. case(PortSel_i)
  154. 0: begin
  155. // currDataChannel <= testDataChannel;
  156. currDataChannel <= Adc2ChT2Data_i; //Device T3
  157. end
  158. 1: begin
  159. currDataChannel <= Adc2ChR2Data_i; //Device R3
  160. end
  161. 2: begin
  162. currDataChannel <= Adc1ChT1Data_i; //Device T4
  163. end
  164. 3: begin
  165. currDataChannel <= Adc1ChR1Data_i; //Device R4
  166. end
  167. endcase
  168. end else begin
  169. currDataChannel <= 0;
  170. end
  171. end
  172. SlaveSpi
  173. #(
  174. .CmdRegWidth (CmdRegWidth),
  175. .DataCntWidth (DataCntWidth),
  176. .HeaderWidth (HeaderWidth)
  177. )
  178. DspSlaveSpi
  179. (
  180. .Clk_i (Clk_i),
  181. .Rst_i (Rst_i),
  182. .Data_o (CmdDataReg_o),
  183. .Val_o (CmdDataVal_o),
  184. .Mosi_i (Mosi_i),
  185. .Sck_i (Sck_i),
  186. .Ss_i (Ss_i),
  187. .Mosi_o (Mosi_o),
  188. .Sck_o (Sck_o),
  189. .Ss0_o (Ss0_o),
  190. .Ss1_o (Ss1_o),
  191. .AnsAddr_o (AnsAddr_o),
  192. .AnsReg_i (AnsReg_i),
  193. .Miso_i (Miso_i),
  194. .Miso_o (Miso_o)
  195. );
  196. decimBlock
  197. #(
  198. .inOutDataWidth (14),
  199. .decimCntWidth (8)
  200. )
  201. Decimator
  202. (
  203. .Clk_i (Clk_i),
  204. .Rst_i (Rst_i),
  205. .DecimFactor_i (DecimFactor_i),
  206. .Data_i (currDataChannel),
  207. .DataNd_i (1'b1),
  208. .Data_o (currDataChannelDecim),
  209. .DataValid_o (currDataChannelDecimVal)
  210. );
  211. OscDataFormer DecimDataFormer
  212. (
  213. .Clk_i (Clk_i),
  214. .Rst_i (Rst_i),
  215. .OscWind_i (OscWind_i),
  216. .MeasNum_i (MeasNum_i),
  217. .AdcDataVal_i (currDataChannelDecimVal),
  218. .AdcData_i (currDataChannelDecim),
  219. .OscDataBus_o (decimDataBus),
  220. .OscDataBusVal_o (decimDataBusVal)
  221. );
  222. always @(posedge Clk_i) begin
  223. if (!Rst_i) begin
  224. if (Mode_i) begin
  225. dataForFifo <= decimDataBus;
  226. dataForFifoVal <= decimDataBusVal;
  227. end else begin
  228. dataForFifo <= measDataBus;
  229. dataForFifoVal <= LpOutStart_i;
  230. end
  231. end else begin
  232. dataForFifo <= 0;
  233. dataForFifoVal <= 0;
  234. end
  235. end
  236. MeasDataFifoWrapper
  237. #(
  238. .DataWidth (ResultWidth),
  239. .ChNum (ChNum)
  240. )
  241. MeasDataFifoInst
  242. (
  243. .Clk_i (Clk_i),
  244. .Rst_i (Rst_i),
  245. .PpiBusy_i (ppiBusy),
  246. .MeasNum_i (MeasNum_i),
  247. .StartMeasDsp_i (StartMeasDsp_i),
  248. .DspReadyForRx_i(DspReadyForRx_i),
  249. // .MeasDataBus_i (measDataBus),
  250. .MeasDataBus_i (dataForFifo),
  251. // .MeasDataVal_i (LpOutStart_i),
  252. .MeasDataVal_i (dataForFifoVal),
  253. .MeasDataBus_o (measDataBusTx),
  254. .MeasDataVal_o (measDataValTx)
  255. );
  256. DspPpiOut
  257. #(
  258. .ODataWidth (ODataWidth),
  259. .ResultWidth (ResultWidth),
  260. .ChNum (ChNum)
  261. )
  262. MeasDataPpiOut
  263. (
  264. .Rst_i (Rst_i),
  265. .Clk_i (Clk_i),
  266. .MeasDataBus_i (measDataBusTx),
  267. .ServiseRegData_i (ServiseRegData_i),
  268. .PpiBusy_o (ppiBusy),
  269. .LpOutStart_i (measDataValTx),
  270. .LpOutClk_o (LpOutClk_o),
  271. .LpOutFs_o (LpOutFs_o),
  272. .LpOutData_o (LpOutData_o)
  273. );
  274. endmodule