S5443Top.v 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457
  1. `timescale 1ns / 1ps
  2. (* keep_hierarchy = "yes" *)
  3. //////////////////////////////////////////////////////////////////////////////////
  4. // company:
  5. // engineer:
  6. //
  7. // create date: 12:23:20 05/20/2019
  8. // design name:
  9. // module name: S5443Top
  10. // project name:
  11. // target devices:
  12. // tool versions:
  13. // description:
  14. //
  15. // dependencies:
  16. //
  17. // revision:
  18. // revision 0.01 - file created
  19. // additional comments:
  20. //
  21. //================================================================================
  22. //
  23. //Spi clock for ADC initialization is 15Mhz.
  24. //Spi clock for RegMap work is 41Mhz.
  25. //Нужно сделать процедуру сброса для импульсных измерений, такую же как для обычных, тоесть по детектированию спадающего фронта StartMeas.
  26. //Забрать из команды настройки измерения, биты управления ключем и замкнуть на выходы.
  27. //////////////////////////////////////////////////////////////////////////////////
  28. // xc7s25-2csga225
  29. // CHANGE
  30. // NEW_CHANGE
  31. module S5443Top
  32. #(
  33. parameter LpDataWidth = 16,
  34. parameter CtrlWidth = 4,
  35. parameter AdcDataWidth = 14,
  36. parameter ThresholdWidth = 24,
  37. parameter ResultWidth = 32,
  38. parameter ChNum = 4,
  39. parameter PGenNum = 7,
  40. parameter TrigPortsNum = 6,
  41. parameter Ratio = 8,
  42. parameter DelayValue = 24000,
  43. parameter LengthWidth = 2000,
  44. parameter DataWidth = 24,
  45. parameter DataNum = 26,
  46. parameter CmdRegWidth = 32,
  47. parameter HeaderWidth = 7,
  48. parameter CmdDataRegWith = 24,
  49. parameter DataCntWidth = 5,
  50. parameter Divparam = 4,
  51. parameter MeasPeriod = 44,
  52. parameter PhIncWidth = 32,
  53. parameter NcoWidth = 18
  54. )
  55. (
  56. //common ports
  57. input Clk_i,
  58. output Led_o,
  59. //fpga-adc1 data interface
  60. input Adc1FclkP_i,
  61. input Adc1FclkN_i,
  62. input Adc1DataDa0P_i,
  63. input Adc1DataDa0N_i,
  64. input Adc1DataDa1P_i,
  65. input Adc1DataDa1N_i,
  66. input Adc1DataDb0P_i,
  67. input Adc1DataDb0N_i,
  68. input Adc1DataDb1P_i,
  69. input Adc1DataDb1N_i,
  70. //fpga-adc2 data interface
  71. input Adc2FclkP_i,
  72. input Adc2FclkN_i,
  73. input Adc2DataDa0P_i,
  74. input Adc2DataDa0N_i,
  75. input Adc2DataDa1P_i,
  76. input Adc2DataDa1N_i,
  77. input Adc2DataDb0P_i,
  78. input Adc2DataDb0N_i,
  79. input Adc2DataDb1P_i,
  80. input Adc2DataDb1N_i,
  81. //fpga-adc's initialization interface
  82. output AdcInitMosi_o,
  83. output AdcInitClk_o,
  84. output Adc1InitCs_o,
  85. output Adc2InitCs_o,
  86. output AdcInitRst_o,
  87. //ditherCtrl
  88. output DitherCtrlCh1_o,
  89. output DitherCtrlCh2_o,
  90. //fpga-dsp cmd interface
  91. input Mosi_i,
  92. input Sck_i,
  93. input Ss_i,
  94. input Miso_i,
  95. output Miso_o,
  96. //fpga-dsp data interface
  97. output LpOutClk_o,
  98. output LpOutFs_o,
  99. output [LpDataWidth-1:0] LpOutData_o,
  100. //fpga-dsp signals
  101. input StartMeas_i, //"high"- start meas, "low"-stop meas
  102. output StartMeas_o,
  103. output EndMeas_o,
  104. output TimersClk_o,
  105. //trigger's
  106. inout [TrigPortsNum-1:0] Trig6to1_io, //Trigger0 from/to external device
  107. output [TrigPortsNum-1:0] Trig6to1Dir_o, //Trigger0 direction
  108. input DspTrigOut_i, //Trig from DSP
  109. output DspTrigIn_o, //Trig To DSP
  110. //overload lines
  111. input OverloadS_i,
  112. output Overload_o,
  113. //modulation & active port selection
  114. output [3:0] PortSel_o, //управление модулятором через ключ
  115. output [3:0] PortSelDir_o, //управление направлением двунаправленного буффера
  116. //mod out line
  117. output Mod_o,
  118. //gain lines
  119. inout SensEnM_io,
  120. output StartMeasDsp_o,
  121. output [ChNum-1:0] AmpEn_o, // 0-adc1ChA 1-adc1ChB 2-adc2ChA 3-adc2ChB
  122. ///test port for testbench
  123. input [AdcDataWidth-1:0] AdcData_i
  124. );
  125. //================================================================================
  126. // reg/wire
  127. //================================================================================
  128. //captured data
  129. wire [AdcDataWidth-1:0] adc1ChT1Data;
  130. wire [AdcDataWidth-1:0] adc1ChR1Data;
  131. wire [AdcDataWidth-1:0] adc2ChR2Data;
  132. wire [AdcDataWidth-1:0] adc2ChT2Data;
  133. reg startMeasSync;
  134. wire startMeasEvent;
  135. wire intTrig1;
  136. reg startMeasEventReg;
  137. wire gatingPulse;
  138. wire sampleStrobe;
  139. wire [ChNum-1:0] measStartBus;
  140. // wire measStart = &measStartBus;
  141. reg measStart;
  142. //spi signals for adc init
  143. wire adcInitRst;
  144. wire adcInitMosi;
  145. wire adcInitSck;
  146. wire adc0InitCs;
  147. wire adc1InitCs;
  148. wire [ResultWidth-1:0] adc1ImT1;
  149. wire [ResultWidth-1:0] adc1ReT1;
  150. wire [ResultWidth-1:0] adc1ImR1;
  151. wire [ResultWidth-1:0] adc1ReR1;
  152. wire [ResultWidth-1:0] adc2ImT2;
  153. wire [ResultWidth-1:0] adc2ReT2;
  154. wire [ResultWidth-1:0] adc2ImR2;
  155. wire [ResultWidth-1:0] adc2ReR2;
  156. wire measDataRdy;
  157. wire timersClk;
  158. wire [ThresholdWidth-1:0] lowThreshold;
  159. wire [ThresholdWidth-1:0] highThreshold;
  160. wire initRst;
  161. wire gclk;
  162. reg ledReg;
  163. wire [CmdRegWidth-1:0] cmdDataReg;
  164. wire cmdDataVal;
  165. wire [CmdDataRegWith-1:0] ansReg;
  166. wire [HeaderWidth-1:0] ansAddr;
  167. wire [CmdDataRegWith-1:0] gainCtrl;
  168. wire [CmdDataRegWith-1:0] gainLowThreshT1;
  169. wire [CmdDataRegWith-1:0] gainHighThreshT1;
  170. wire [CmdDataRegWith-1:0] gainLowThreshR1;
  171. wire [CmdDataRegWith-1:0] gainHighThreshR1;
  172. wire [CmdDataRegWith-1:0] gainLowThreshT2;
  173. wire [CmdDataRegWith-1:0] gainHighThreshT2;
  174. wire [CmdDataRegWith-1:0] gainLowThreshR2;
  175. wire [CmdDataRegWith-1:0] gainHighThreshR2;
  176. wire [ChNum-1:0] overCtrlChannels;
  177. wire [CmdDataRegWith-1:0] overCtrl = {{CmdDataRegWith-ChNum{1'b0}},overCtrlChannels};
  178. wire [CmdDataRegWith-1:0] overThresh;
  179. wire [CmdDataRegWith-1:0] ditherCtrl;
  180. wire [CmdDataRegWith-1:0] windowGenPhase1;
  181. wire [CmdDataRegWith-1:0] windowGenPhase2;
  182. wire [CmdDataRegWith-1:0] adcCtrl;
  183. wire [CmdDataRegWith-1:0] adcDirectRd0;
  184. wire [CmdDataRegWith-1:0] adcDirectRd1;
  185. wire [CmdDataRegWith-1:0] ifFtwL;
  186. wire [CmdDataRegWith-1:0] ifFtwH;
  187. wire [CmdDataRegWith-1:0] measCtrl;
  188. wire [CmdDataRegWith-1:0] amplitudeMod;
  189. wire [CmdDataRegWith-1:0] dspTrigIn;
  190. wire [CmdDataRegWith-1:0] dspTrigOut;
  191. wire [CmdDataRegWith-1:0] dspTrigIn1;
  192. wire [CmdDataRegWith-1:0] dspTrigIn2;
  193. wire [CmdDataRegWith-1:0] dspTrigOut1;
  194. wire [CmdDataRegWith-1:0] dspTrigOut2;
  195. wire [CmdDataRegWith-1:0] filterCorrCoefL;
  196. wire [CmdDataRegWith-1:0] filterCorrCoefH;
  197. wire trigToDsp0;
  198. wire trigToDsp1;
  199. wire intTrigToExtDev0;
  200. wire intTrigToExtDev1;
  201. wire delayDoneFlag0;
  202. wire delayDoneFlag1;
  203. wire trigEn0;
  204. wire trigEn1;
  205. wire stopMeas;
  206. reg stopMeasR;
  207. wire [NcoWidth-1:0] ncoCos;
  208. wire [NcoWidth-1:0] ncoSin;
  209. wire [CmdDataRegWith-1:0] gainLowThresholdBus [ChNum-1:0];
  210. wire [CmdDataRegWith-1:0] gainHighThresholdBus [ChNum-1:0];
  211. wire [ChNum-1:0] ampEnNewStates;
  212. wire [ChNum-1:0] sensEn;
  213. // wire sensEnAll = (gainCtrl[0])? ((|sensEn)|sensEnReg):1'b0;
  214. reg sensEnReg;
  215. wire sensEnNeg = (sensEnReg&!SensEnM_io);
  216. wire [ChNum-1:0] gainManual;
  217. wire [ChNum-1:0] gainAutoEn;
  218. wire [AdcDataWidth-1:0] adcDataBus [ChNum-1:0];
  219. wire overCtrlR = |overCtrlChannels[ChNum-1:0];
  220. localparam TESTCNTPARAM = 32'd100000000;
  221. reg [31:0] testCnt;
  222. wire refClk;
  223. wire Clk100_o;
  224. wire measWind;
  225. wire measTrig;
  226. wire trigForIntTrig2;
  227. wire intTrig2;
  228. wire measTrigVal;
  229. wire refSeqPulse;
  230. wire refSeq;
  231. //Pmeas wires
  232. //PG1 Regs
  233. wire [CmdDataRegWith-1:0] pG1P1Del;
  234. wire [CmdDataRegWith-1:0] pG1P2Del;
  235. wire [CmdDataRegWith-1:0] pG1P3Del;
  236. wire [CmdDataRegWith-1:0] pG1P123Del;
  237. wire [CmdDataRegWith-1:0] pG1P1Width;
  238. wire [CmdDataRegWith-1:0] pG1P2Width;
  239. wire [CmdDataRegWith-1:0] pG1P3Width;
  240. wire [CmdDataRegWith-1:0] pG1P123Width;
  241. //PG2 Regs
  242. wire [CmdDataRegWith-1:0] pG2P1Del;
  243. wire [CmdDataRegWith-1:0] pG2P2Del;
  244. wire [CmdDataRegWith-1:0] pG2P3Del;
  245. wire [CmdDataRegWith-1:0] pG2P123Del;
  246. wire [CmdDataRegWith-1:0] pG2P1Width;
  247. wire [CmdDataRegWith-1:0] pG2P2Width;
  248. wire [CmdDataRegWith-1:0] pG2P3Width;
  249. wire [CmdDataRegWith-1:0] pG2P123Width;
  250. //PG3 Regs
  251. wire [CmdDataRegWith-1:0] pG3P1Del;
  252. wire [CmdDataRegWith-1:0] pG3P2Del;
  253. wire [CmdDataRegWith-1:0] pG3P3Del;
  254. wire [CmdDataRegWith-1:0] pG3P123Del;
  255. wire [CmdDataRegWith-1:0] pG3P1Width;
  256. wire [CmdDataRegWith-1:0] pG3P2Width;
  257. wire [CmdDataRegWith-1:0] pG3P3Width;
  258. wire [CmdDataRegWith-1:0] pG3P123Width;
  259. //PG4 Regs
  260. wire [CmdDataRegWith-1:0] pG4P1Del;
  261. wire [CmdDataRegWith-1:0] pG4P2Del;
  262. wire [CmdDataRegWith-1:0] pG4P3Del;
  263. wire [CmdDataRegWith-1:0] pG4P123Del;
  264. wire [CmdDataRegWith-1:0] pG4P1Width;
  265. wire [CmdDataRegWith-1:0] pG4P2Width;
  266. wire [CmdDataRegWith-1:0] pG4P3Width;
  267. wire [CmdDataRegWith-1:0] pG4P123Width;
  268. //PG5 Regs
  269. wire [CmdDataRegWith-1:0] pG5P1Del;
  270. wire [CmdDataRegWith-1:0] pG5P2Del;
  271. wire [CmdDataRegWith-1:0] pG5P3Del;
  272. wire [CmdDataRegWith-1:0] pG5P123Del;
  273. wire [CmdDataRegWith-1:0] pG5P1Width;
  274. wire [CmdDataRegWith-1:0] pG5P2Width;
  275. wire [CmdDataRegWith-1:0] pG5P3Width;
  276. wire [CmdDataRegWith-1:0] pG5P123Width;
  277. //PG6 Regs
  278. wire [CmdDataRegWith-1:0] pG6P1Del;
  279. wire [CmdDataRegWith-1:0] pG6P2Del;
  280. wire [CmdDataRegWith-1:0] pG6P3Del;
  281. wire [CmdDataRegWith-1:0] pG6P123Del;
  282. wire [CmdDataRegWith-1:0] pG6P1Width;
  283. wire [CmdDataRegWith-1:0] pG6P2Width;
  284. wire [CmdDataRegWith-1:0] pG6P3Width;
  285. wire [CmdDataRegWith-1:0] pG6P123Width;
  286. //PG7 Regs
  287. wire [CmdDataRegWith-1:0] pG7P1Del;
  288. wire [CmdDataRegWith-1:0] pG7P2Del;
  289. wire [CmdDataRegWith-1:0] pG7P3Del;
  290. wire [CmdDataRegWith-1:0] pG7P123Del;
  291. wire [CmdDataRegWith-1:0] pG7P1Width;
  292. wire [CmdDataRegWith-1:0] pG7P2Width;
  293. wire [CmdDataRegWith-1:0] pG7P3Width;
  294. wire [CmdDataRegWith-1:0] pG7P123Width;
  295. wire [CmdDataRegWith-1:0] measNum1;
  296. wire [CmdDataRegWith-1:0] measNum2;
  297. wire [CmdDataRegWith-1:0] pgMode0;
  298. wire [CmdDataRegWith-1:0] pgMode1;
  299. wire [CmdDataRegWith-1:0] muxCtrl1;
  300. wire [CmdDataRegWith-1:0] muxCtrl2;
  301. wire [CmdDataRegWith-1:0] muxCtrl3;
  302. wire [CmdDataRegWith-1:0] muxCtrl4;
  303. wire [CmdRegWidth-29:0] pgModeArray [PGenNum-1:0];
  304. wire pgPulsePolArray [PGenNum-1:0];
  305. wire pgEnEdgeArray [PGenNum-1:0];
  306. wire [PGenNum-1:0] pgRstArray;
  307. wire [6:0] pGenRst;
  308. wire [6:0] pGenMeasRst;
  309. wire pGenRstDone;
  310. wire [CmdRegWidth-28:0] pgMuxCtrlArray [PGenNum-1:0];
  311. wire [CmdRegWidth-28:0] extTrigMuxCtrlArray [TrigPortsNum-1:0];
  312. wire [TrigPortsNum-1:0] extTrigDirCmd = measCtrl[21:16];
  313. wire [CmdRegWidth-1:0] pgP1DelArray [PGenNum-1:0];
  314. wire [CmdRegWidth-1:0] pgP2DelArray [PGenNum-1:0];
  315. wire [CmdRegWidth-1:0] pgP3DelArray [PGenNum-1:0];
  316. wire [CmdRegWidth-1:0] pgP1WidthArray [PGenNum-1:0];
  317. wire [CmdRegWidth-1:0] pgP2WidthArray [PGenNum-1:0];
  318. wire [CmdRegWidth-1:0] pgP3WidthArray [PGenNum-1:0];
  319. wire [PGenNum-1:0] pulseBus;
  320. wire [PGenNum-1:0] pgMuxedOut;
  321. wire [TrigPortsNum-1:0] extPortsMuxedOut;
  322. wire measEnd;
  323. wire slowMod;
  324. wire fastMod;
  325. wire [3:0] modKeyCtrl;
  326. wire tirgToDspEvent;
  327. wire trigFromDspEvent;
  328. wire oscWind;
  329. wire oscDataRdFlag;
  330. //================================================================================
  331. // assignments
  332. //================================================================================
  333. assign pgModeArray [PGenNum-1] = pgMode0[21:18];
  334. assign pgModeArray [PGenNum-2] = pgMode0[17:15];
  335. assign pgModeArray [PGenNum-3] = pgMode0[14:12];
  336. assign pgModeArray [PGenNum-4] = pgMode0[11:9];
  337. assign pgModeArray [PGenNum-5] = pgMode0[8:6];
  338. assign pgModeArray [PGenNum-6] = pgMode0[5:3];
  339. assign pgModeArray [PGenNum-7] = pgMode0[2:0];
  340. assign pgPulsePolArray [PGenNum-1] = pgMode1[16];
  341. assign pgPulsePolArray [PGenNum-2] = pgMode1[15];
  342. assign pgPulsePolArray [PGenNum-3] = pgMode1[14];
  343. assign pgPulsePolArray [PGenNum-4] = pgMode1[13];
  344. assign pgPulsePolArray [PGenNum-5] = pgMode1[12];
  345. assign pgPulsePolArray [PGenNum-6] = pgMode1[11];
  346. assign pgPulsePolArray [PGenNum-7] = pgMode1[10];
  347. assign pgEnEdgeArray [PGenNum-1] = pgMode1[23];
  348. assign pgEnEdgeArray [PGenNum-2] = pgMode1[22];
  349. assign pgEnEdgeArray [PGenNum-3] = pgMode1[21];
  350. assign pgEnEdgeArray [PGenNum-4] = pgMode1[20];
  351. assign pgEnEdgeArray [PGenNum-5] = pgMode1[19];
  352. assign pgEnEdgeArray [PGenNum-6] = pgMode1[18];
  353. assign pgEnEdgeArray [PGenNum-7] = pgMode1[17];
  354. assign pgRstArray [PGenNum-1] = pgMode1[6];
  355. assign pgRstArray [PGenNum-2] = pgMode1[5];
  356. assign pgRstArray [PGenNum-3] = pgMode1[4];
  357. assign pgRstArray [PGenNum-4] = pgMode1[3];
  358. assign pgRstArray [PGenNum-5] = pgMode1[2];
  359. assign pgRstArray [PGenNum-6] = pgMode1[1];
  360. assign pgRstArray [PGenNum-7] = pgMode1[0];
  361. assign pgMuxCtrlArray [PGenNum-1] = muxCtrl1[19:15];
  362. assign pgMuxCtrlArray [PGenNum-2] = muxCtrl1[14:10];
  363. assign pgMuxCtrlArray [PGenNum-3] = muxCtrl1[9:5];
  364. assign pgMuxCtrlArray [PGenNum-4] = muxCtrl1[4:0];
  365. assign pgMuxCtrlArray [PGenNum-5] = muxCtrl2[19:15];
  366. assign pgMuxCtrlArray [PGenNum-6] = muxCtrl2[14:10];
  367. assign pgMuxCtrlArray [PGenNum-7] = muxCtrl2[9:5];
  368. assign extTrigMuxCtrlArray [TrigPortsNum-1] = muxCtrl4[19:15];
  369. assign extTrigMuxCtrlArray [TrigPortsNum-2] = muxCtrl4[14:10];
  370. assign extTrigMuxCtrlArray [TrigPortsNum-3] = muxCtrl4[9:5];
  371. assign extTrigMuxCtrlArray [TrigPortsNum-4] = muxCtrl4[4:0];
  372. assign extTrigMuxCtrlArray [TrigPortsNum-5] = muxCtrl3[9:5];
  373. assign extTrigMuxCtrlArray [TrigPortsNum-6] = muxCtrl3[4:0];
  374. assign pgP1DelArray[PGenNum-1] = {pG7P123Del[7:0],pG7P1Del};
  375. assign pgP1DelArray[PGenNum-2] = {pG6P123Del[7:0],pG6P1Del};
  376. assign pgP1DelArray[PGenNum-3] = {pG5P123Del[7:0],pG5P1Del};
  377. assign pgP1DelArray[PGenNum-4] = {pG4P123Del[7:0],pG4P1Del};
  378. assign pgP1DelArray[PGenNum-5] = {pG3P123Del[7:0],pG3P1Del};
  379. assign pgP1DelArray[PGenNum-6] = {pG2P123Del[7:0],pG2P1Del};
  380. assign pgP1DelArray[PGenNum-7] = {pG1P123Del[7:0],pG1P1Del};
  381. assign pgP2DelArray[PGenNum-1] = {pG7P123Del[15:8],pG7P2Del};
  382. assign pgP2DelArray[PGenNum-2] = {pG6P123Del[15:8],pG6P2Del};
  383. assign pgP2DelArray[PGenNum-3] = {pG5P123Del[15:8],pG5P2Del};
  384. assign pgP2DelArray[PGenNum-4] = {pG4P123Del[15:8],pG4P2Del};
  385. assign pgP2DelArray[PGenNum-5] = {pG3P123Del[15:8],pG3P2Del};
  386. assign pgP2DelArray[PGenNum-6] = {pG2P123Del[15:8],pG2P2Del};
  387. assign pgP2DelArray[PGenNum-7] = {pG1P123Del[15:8],pG1P2Del};
  388. assign pgP3DelArray[PGenNum-1] = {pG7P123Del[23:16],pG7P3Del};
  389. assign pgP3DelArray[PGenNum-2] = {pG6P123Del[23:16],pG6P3Del};
  390. assign pgP3DelArray[PGenNum-3] = {pG5P123Del[23:16],pG5P3Del};
  391. assign pgP3DelArray[PGenNum-4] = {pG4P123Del[23:16],pG4P3Del};
  392. assign pgP3DelArray[PGenNum-5] = {pG3P123Del[23:16],pG3P3Del};
  393. assign pgP3DelArray[PGenNum-6] = {pG2P123Del[23:16],pG2P3Del};
  394. assign pgP3DelArray[PGenNum-7] = {pG1P123Del[23:16],pG1P3Del};
  395. assign pgP1WidthArray[PGenNum-1] = {pG7P123Width[7:0],pG7P1Width};
  396. assign pgP1WidthArray[PGenNum-2] = {pG6P123Width[7:0],pG6P1Width};
  397. assign pgP1WidthArray[PGenNum-3] = {pG5P123Width[7:0],pG5P1Width};
  398. assign pgP1WidthArray[PGenNum-4] = {pG4P123Width[7:0],pG4P1Width};
  399. assign pgP1WidthArray[PGenNum-5] = {pG3P123Width[7:0],pG3P1Width};
  400. assign pgP1WidthArray[PGenNum-6] = {pG2P123Width[7:0],pG2P1Width};
  401. assign pgP1WidthArray[PGenNum-7] = {pG1P123Width[7:0],pG1P1Width};
  402. assign pgP2WidthArray[PGenNum-1] = {pG7P123Width[15:8],pG7P2Width};
  403. assign pgP2WidthArray[PGenNum-2] = {pG6P123Width[15:8],pG6P2Width};
  404. assign pgP2WidthArray[PGenNum-3] = {pG5P123Width[15:8],pG5P2Width};
  405. assign pgP2WidthArray[PGenNum-4] = {pG4P123Width[15:8],pG4P2Width};
  406. assign pgP2WidthArray[PGenNum-5] = {pG3P123Width[15:8],pG3P2Width};
  407. assign pgP2WidthArray[PGenNum-6] = {pG2P123Width[15:8],pG2P2Width};
  408. assign pgP2WidthArray[PGenNum-7] = {pG1P123Width[15:8],pG1P2Width};
  409. assign pgP3WidthArray[PGenNum-1] = {pG7P123Width[23:16],pG7P3Width};
  410. assign pgP3WidthArray[PGenNum-2] = {pG6P123Width[23:16],pG6P3Width};
  411. assign pgP3WidthArray[PGenNum-3] = {pG5P123Width[23:16],pG5P3Width};
  412. assign pgP3WidthArray[PGenNum-4] = {pG4P123Width[23:16],pG4P3Width};
  413. assign pgP3WidthArray[PGenNum-5] = {pG3P123Width[23:16],pG3P3Width};
  414. assign pgP3WidthArray[PGenNum-6] = {pG2P123Width[23:16],pG2P3Width};
  415. assign pgP3WidthArray[PGenNum-7] = {pG1P123Width[23:16],pG1P3Width};
  416. assign adcDataBus [ChNum-4] = adc1ChT1Data;
  417. assign adcDataBus [ChNum-3] = adc1ChR1Data;
  418. assign adcDataBus [ChNum-2] = adc2ChR2Data;
  419. assign adcDataBus [ChNum-1] = adc2ChT2Data;
  420. assign gainManual [ChNum-4] = gainCtrl[5];
  421. assign gainManual [ChNum-3] = gainCtrl[4];
  422. assign gainManual [ChNum-2] = gainCtrl[6];
  423. assign gainManual [ChNum-1] = gainCtrl[7];
  424. assign gainAutoEn [ChNum-4] = gainCtrl[1];
  425. assign gainAutoEn [ChNum-3] = gainCtrl[0];
  426. assign gainAutoEn [ChNum-2] = gainCtrl[2];
  427. assign gainAutoEn [ChNum-1] = gainCtrl[3];
  428. assign AdcInitMosi_o = adcInitMosi;
  429. assign AdcInitClk_o = adcInitSck;
  430. assign Adc1InitCs_o = adc0InitCs;
  431. assign Adc2InitCs_o = adc1InitCs;
  432. assign AdcInitRst_o = adcCtrl[0];
  433. // assign Led_o = ledReg &(adc1ImT1|adc1ReT1|adc1ImR1|adc1ReR1|adc2ImT2|adc2ReT2|adc2ImR2|adc2ReR2);
  434. // assign Led_o = ledReg |(|ampEnNewStates);
  435. assign Led_o = ledReg |(|ampEnNewStates);
  436. assign StartMeas_o = startMeasEvent;
  437. assign EndMeas_o = stopMeas|stopMeasR; //stretching pulse for 1 more clk period
  438. assign gainLowThresholdBus [ChNum-4] = gainLowThreshT1;
  439. assign gainLowThresholdBus [ChNum-3] = gainLowThreshR1;
  440. assign gainLowThresholdBus [ChNum-2] = gainLowThreshR2;
  441. assign gainLowThresholdBus [ChNum-1] = gainLowThreshT2;
  442. assign gainHighThresholdBus [ChNum-4] = gainHighThreshT1;
  443. assign gainHighThresholdBus [ChNum-3] = gainHighThreshR1;
  444. assign gainHighThresholdBus [ChNum-2] = gainHighThreshR2;
  445. assign gainHighThresholdBus [ChNum-1] = gainHighThreshT2;
  446. assign AmpEn_o [3] = ~ampEnNewStates[3];
  447. assign AmpEn_o [2] = ~ampEnNewStates[2];
  448. assign AmpEn_o [1] = ~ampEnNewStates[0];
  449. assign AmpEn_o [0] = ~ampEnNewStates[1];
  450. assign Overload_o = overCtrlR||OverloadS_i;
  451. assign Mod_o = fastMod;
  452. assign PortSel_o = ~modKeyCtrl;
  453. assign PortSelDir_o = 4'd15;
  454. assign Trig6to1Dir_o [0] = !measCtrl[16];
  455. assign Trig6to1Dir_o [1] = !measCtrl[17];
  456. assign Trig6to1Dir_o [2] = !measCtrl[18];
  457. assign Trig6to1Dir_o [3] = !measCtrl[19];
  458. assign Trig6to1Dir_o [4] = !measCtrl[20];
  459. assign Trig6to1Dir_o [5] = !measCtrl[21];
  460. assign Trig6to1_io [0] = (measCtrl[16]) ? 1'bz:extPortsMuxedOut[0]; //1 - in, 0 - out
  461. assign Trig6to1_io [1] = (measCtrl[17]) ? 1'bz:extPortsMuxedOut[1]; //1 - in, 0 - out
  462. assign Trig6to1_io [2] = (measCtrl[18]) ? 1'bz:extPortsMuxedOut[2]; //1 - in, 0 - out
  463. assign Trig6to1_io [3] = (measCtrl[19]) ? 1'bz:extPortsMuxedOut[3]; //1 - in, 0 - out
  464. assign Trig6to1_io [4] = (measCtrl[20]) ? 1'bz:extPortsMuxedOut[4]; //1 - in, 0 - out
  465. assign Trig6to1_io [5] = (measCtrl[21]) ? 1'bz:extPortsMuxedOut[5]; //1 - in, 0 - out
  466. assign SensEnM_io = (|sensEn)? 1'b0:1'bz;
  467. assign StartMeasDsp_o = StartMeas_i;
  468. //================================================================================
  469. // CODING
  470. //================================================================================
  471. integer m;
  472. always @(posedge gclk) begin //stretching pulse
  473. stopMeasR <= stopMeas;
  474. end
  475. always @(posedge gclk) begin //stretching pulse
  476. sensEnReg <= SensEnM_io;
  477. end
  478. //--------------------------------------------------------------------------------
  479. // Data Receiving Interface
  480. //--------------------------------------------------------------------------------
  481. IBUF iob_50m_in
  482. (
  483. .I (Clk_i),
  484. .O (gclk)
  485. );
  486. Clk200Gen Clk200Gen
  487. (
  488. .Clk_i (gclk),
  489. .Rst_i (initRst),
  490. .Clk200_o (refClk),
  491. .Clk10Timers_o (TimersClk_o),
  492. .Clk100_o (Clk100_o),
  493. .Locked_o (Locked200)
  494. );
  495. AdcDataInterface
  496. #(
  497. .AdcDataWidth (AdcDataWidth),
  498. .ChNum (ChNum),
  499. .Ratio (Ratio)
  500. )
  501. AdcDataInterface
  502. (
  503. .Clk_i (gclk),
  504. .RefClk_i (refClk),
  505. .Locked_i (Locked200),
  506. .Rst_i (initRst),
  507. .Adc1FclkP_i (Adc1FclkP_i),
  508. .Adc1FclkN_i (Adc1FclkN_i),
  509. .testAdc (AdcData_i),
  510. .Adc1DataDa0P_i (Adc1DataDa0P_i),
  511. .Adc1DataDa0N_i (Adc1DataDa0N_i),
  512. .Adc1DataDa1P_i (Adc1DataDa1P_i),
  513. .Adc1DataDa1N_i (Adc1DataDa1N_i),
  514. .Adc1DataDb0P_i (Adc1DataDb0P_i),
  515. .Adc1DataDb0N_i (Adc1DataDb0N_i),
  516. .Adc1DataDb1P_i (Adc1DataDb1P_i),
  517. .Adc1DataDb1N_i (Adc1DataDb1N_i),
  518. .Adc2FclkP_i (Adc2FclkP_i),
  519. .Adc2FclkN_i (Adc2FclkN_i),
  520. .Adc2DataDa0P_i (Adc2DataDa0P_i),
  521. .Adc2DataDa0N_i (Adc2DataDa0N_i),
  522. .Adc2DataDa1P_i (Adc2DataDa1P_i),
  523. .Adc2DataDa1N_i (Adc2DataDa1N_i),
  524. .Adc2DataDb0P_i (Adc2DataDb0P_i),
  525. .Adc2DataDb0N_i (Adc2DataDb0N_i),
  526. .Adc2DataDb1P_i (Adc2DataDb1P_i),
  527. .Adc2DataDb1N_i (Adc2DataDb1N_i),
  528. .Adc1ChT1Data_o (adc1ChT1Data),
  529. .Adc1ChR1Data_o (adc1ChR1Data),
  530. .Adc2ChR2Data_o (adc2ChR2Data),
  531. .Adc2ChT2Data_o (adc2ChT2Data)
  532. );
  533. //--------------------------------------------------------------------------------
  534. // External DSP Interface
  535. //--------------------------------------------------------------------------------
  536. DspInterface
  537. #(
  538. .ODataWidth (LpDataWidth),
  539. .ResultWidth (ResultWidth),
  540. .ChNum (ChNum),
  541. .CmdRegWidth (CmdRegWidth),
  542. .CmdDataRegWith (CmdDataRegWith),
  543. .HeaderWidth (HeaderWidth),
  544. .DataCntWidth (DataCntWidth)
  545. )
  546. ExternalDspInterface
  547. (
  548. .Clk_i (gclk),
  549. .Rst_i (initRst),
  550. .OscWind_i (oscWind),
  551. .MeasNum_i ({measNum2[7:0],measNum1}),
  552. .Mosi_i (Mosi_i),
  553. .Sck_i (Sck_i),
  554. .Ss_i (Ss_i),
  555. .Mode_i (measCtrl[0]),
  556. .PortSel_i (measCtrl[23:22]),
  557. .DecimFactor_i (measCtrl[3:1]),
  558. .IfFtwL_i (ifFtwL),
  559. .IfFtwH_i (ifFtwH),
  560. .OscDataRdFlag_o (oscDataRdFlag),
  561. .Adc1ChT1Data_i (adc1ChT1Data),
  562. .Adc1ChR1Data_i (adc1ChR1Data),
  563. .Adc2ChR2Data_i (adc2ChT2Data),
  564. .Adc2ChT2Data_i (adc2ChR2Data),
  565. // .Adc1ChT1Data_i (AdcData_i),
  566. // .Adc1ChR1Data_i (AdcData_i),
  567. // .Adc2ChR2Data_i (AdcData_i),
  568. // .Adc2ChT2Data_i (AdcData_i),
  569. // .Adc1ChT1Data_i (14'h1fff),
  570. // .Adc1ChR1Data_i (14'h257f),
  571. // .Adc2ChR2Data_i (14'h1001),
  572. // .Adc2ChT2Data_i (14'h25f8),
  573. .Mosi_o (adcInitMosi),
  574. .Sck_o (adcInitSck),
  575. .Ss0_o (adc0InitCs),
  576. .Ss1_o (adc1InitCs),
  577. .Miso_i (Miso_i),
  578. .Miso_o (Miso_o),
  579. .CmdDataReg_o (cmdDataReg),
  580. .CmdDataVal_o (cmdDataVal),
  581. .AnsReg_i (ansReg),
  582. .AnsAddr_o (ansAddr),
  583. .LpOutFs_o (LpOutFs_o),
  584. .LpOutClk_o (LpOutClk_o),
  585. .LpOutData_o (LpOutData_o),
  586. .Adc1T1ImResult_i (adc1ImT1),
  587. .Adc1T1ReResult_i (adc1ReT1),
  588. .Adc1R1ImResult_i (adc1ImR1),
  589. .Adc1R1ReResult_i (adc1ReR1),
  590. .Adc2R2ImResult_i (adc2ImR2),
  591. .Adc2R2ReResult_i (adc2ReR2),
  592. .Adc2T2ImResult_i (adc2ImT2),
  593. .Adc2T2ReResult_i (adc2ReT2),
  594. .ServiseRegData_i (ampEnNewStates),
  595. .LpOutStart_i (measDataRdy)
  596. );
  597. //--------------------------------------------------------------------------------
  598. // Internal DSP calculation module
  599. //--------------------------------------------------------------------------------
  600. always @(posedge gclk) begin
  601. if (!initRst) begin
  602. startMeasSync <= StartMeas_i;
  603. end else begin
  604. startMeasSync <= 1'b0;
  605. end
  606. end
  607. NcoRstGen NcoRstGenInst
  608. (
  609. .Clk_i (gclk),
  610. .Rst_i (initRst),
  611. .NcoPhInc_i ({ifFtwH[0+:PhIncWidth-CmdDataRegWith],ifFtwL}),
  612. .StartMeasEvent_i (startMeasEvent),
  613. .NcoRst_o (ncoRst),
  614. .StartMeasEvent_o (intTrig1)
  615. );
  616. InternalDsp
  617. #(
  618. .AdcDataWidth (AdcDataWidth),
  619. .ChNum (ChNum),
  620. .ResultWidth (ResultWidth),
  621. .CmdDataRegWith (CmdDataRegWith)
  622. )
  623. InternalDsp
  624. (
  625. .Clk_i (gclk),
  626. .WindCalcClk_i (Clk100_o),
  627. .Rst_i (initRst),
  628. .NcoRst_i (ncoRst),
  629. .OscWind_o (oscWind),
  630. .Adc1ChT1Data_i (adc1ChT1Data), //T1
  631. .Adc1ChR1Data_i (adc1ChR1Data), //R1
  632. .Adc2ChR2Data_i (adc2ChR2Data), //R2
  633. .Adc2ChT2Data_i (adc2ChT2Data), //T2
  634. // .Adc1ChT1Data_i (AdcData_i), //T1
  635. // .Adc1ChR1Data_i (AdcData_i), //R1
  636. // .Adc2ChR2Data_i (AdcData_i), //R2
  637. // .Adc2ChT2Data_i (AdcData_i), //T2
  638. .GatingPulse_i (gatingPulse),
  639. .StartMeas_i (measStart),
  640. .StartMeasDsp_i (startMeasSync),
  641. .OscDataRdFlag_i (oscDataRdFlag),
  642. .MeasNum_i ({measNum2[7:0],measNum1}),
  643. .MeasCtrl_i (measCtrl),
  644. .FilterCorrCoefH_i (filterCorrCoefH),
  645. .FilterCorrCoefL_i (filterCorrCoefL),
  646. .CalModeEn_i (adcCtrl[1]),
  647. .CalModeDone_o (calDone),
  648. .IfFtwL_i (ifFtwL),
  649. .IfFtwH_i (ifFtwH),
  650. .NcoSin_o (ncoSin),
  651. .NcoCos_o (ncoCos),
  652. .Adc1ImT1Data_o (adc1ImT1),
  653. .Adc1ReT1Data_o (adc1ReT1),
  654. .Adc1ImR1Data_o (adc1ImR1),
  655. .Adc1ReR1Data_o (adc1ReR1),
  656. .Adc2ImR2Data_o (adc2ImR2),
  657. .Adc2ReR2Data_o (adc2ReR2),
  658. .Adc2ImT2Data_o (adc2ImT2),
  659. .Adc2ReT2Data_o (adc2ReT2),
  660. .MeasDataRdy_o (measDataRdy),
  661. .EndMeas_o (stopMeas),
  662. .MeasWind_o (measWind),
  663. .MeasEnd_o (measEnd)
  664. );
  665. //--------------------------------------------------------------------------------
  666. // Reg Map With Config Registers
  667. //--------------------------------------------------------------------------------
  668. RegMap
  669. #(
  670. .CmdRegWidth (CmdRegWidth),
  671. .HeaderWidth (HeaderWidth),
  672. .CmdDataRegWith (CmdDataRegWith)
  673. )
  674. RegMapInst
  675. (
  676. .Clk_i (gclk),
  677. .Rst_i (initRst),
  678. .PGenRstDone_i (pGenRstDone),
  679. .Val_i (cmdDataVal),
  680. .CalDone_i (calDone),
  681. .Data_i (cmdDataReg),
  682. .AnsAddr_i (ansAddr),
  683. .AnsDataReg_o (ansReg),
  684. .OverCtrlReg_i (overCtrl),
  685. .GainCtrlReg_o (gainCtrl),
  686. .GainLowThreshT1Reg_o (gainLowThreshT1),
  687. .GainHighThreshT1Reg_o (gainHighThreshT1),
  688. .GainLowThreshR1Reg_o (gainLowThreshR1),
  689. .GainHighThreshR1Reg_o (gainHighThreshR1),
  690. .GainLowThreshT2Reg_o (gainLowThreshT2),
  691. .GainHighThreshT2Reg_o (gainHighThreshT2),
  692. .GainLowThreshR2Reg_o (gainLowThreshR2),
  693. .GainHighThreshR2Reg_o (gainHighThreshR2),
  694. .OverThreshReg_o (overThresh),
  695. .DitherCtrlReg_o (ditherCtrl),
  696. .MeasCtrlReg_o (measCtrl),
  697. .AdcCtrlReg_o (adcCtrl),
  698. .AdcDirectRd0Reg_o (adcDirectRd0),
  699. .AdcDirectRd1Reg_o (adcDirectRd1),
  700. .IfFtwRegL_o (ifFtwL),
  701. .IfFtwRegH_o (ifFtwH),
  702. .FilterCorrCoefRegL_o (filterCorrCoefL),
  703. .FilterCorrCoefRegH_o (filterCorrCoefH),
  704. .DspTrigInReg_o (dspTrigIn),
  705. .DspTrigOutReg_o (dspTrigOut),
  706. .DspTrigIn1Reg_o (dspTrigIn1),
  707. .DspTrigIn2Reg_o (dspTrigIn2),
  708. .DspTrigOut1Reg_o (dspTrigOut1),
  709. .DspTrigOut2Reg_o (dspTrigOut2),
  710. .PG1P1DelayReg_o (pG1P1Del),
  711. .PG1P2DelayReg_o (pG1P2Del),
  712. .PG1P3DelayReg_o (pG1P3Del),
  713. .PG1P123DelayReg_o (pG1P123Del),
  714. .PG1P1WidthReg_o (pG1P1Width),
  715. .PG1P2WidthReg_o (pG1P2Width),
  716. .PG1P3WidthReg_o (pG1P3Width),
  717. .PG1P123WidthReg_o (pG1P123Width),
  718. //PG2 Regs
  719. .PG2P1DelayReg_o (pG2P1Del),
  720. .PG2P2DelayReg_o (pG2P2Del),
  721. .PG2P3DelayReg_o (pG2P3Del),
  722. .PG2P123DelayReg_o (pG2P123Del),
  723. .PG2P1WidthReg_o (pG2P1Width),
  724. .PG2P2WidthReg_o (pG2P2Width),
  725. .PG2P3WidthReg_o (pG2P3Width),
  726. .PG2P123WidthReg_o (pG2P123Width),
  727. //PG3 Regs
  728. .PG3P1DelayReg_o (pG3P1Del),
  729. .PG3P2DelayReg_o (pG3P2Del),
  730. .PG3P3DelayReg_o (pG3P3Del),
  731. .PG3P123DelayReg_o (pG3P123Del),
  732. .PG3P1WidthReg_o (pG3P1Width),
  733. .PG3P2WidthReg_o (pG3P2Width),
  734. .PG3P3WidthReg_o (pG3P3Width),
  735. .PG3P123WidthReg_o (pG3P123Width),
  736. //PG4 Regs
  737. .PG4P1DelayReg_o (pG4P1Del),
  738. .PG4P2DelayReg_o (pG4P2Del),
  739. .PG4P3DelayReg_o (pG4P3Del),
  740. .PG4P123DelayReg_o (pG4P123Del),
  741. .PG4P1WidthReg_o (pG4P1Width),
  742. .PG4P2WidthReg_o (pG4P2Width),
  743. .PG4P3WidthReg_o (pG4P3Width),
  744. .PG4P123WidthReg_o (pG4P123Width),
  745. //PG5 Regs
  746. .PG5P1DelayReg_o (pG5P1Del),
  747. .PG5P2DelayReg_o (pG5P2Del),
  748. .PG5P3DelayReg_o (pG5P3Del),
  749. .PG5P123DelayReg_o (pG5P123Del),
  750. .PG5P1WidthReg_o (pG5P1Width),
  751. .PG5P2WidthReg_o (pG5P2Width),
  752. .PG5P3WidthReg_o (pG5P3Width),
  753. .PG5P123WidthReg_o (pG5P123Width),
  754. //PG6 Regs
  755. .PG6P1DelayReg_o (pG6P1Del),
  756. .PG6P2DelayReg_o (pG6P2Del),
  757. .PG6P3DelayReg_o (pG6P3Del),
  758. .PG6P123DelayReg_o (pG6P123Del),
  759. .PG6P1WidthReg_o (pG6P1Width),
  760. .PG6P2WidthReg_o (pG6P2Width),
  761. .PG6P3WidthReg_o (pG6P3Width),
  762. .PG6P123WidthReg_o (pG6P123Width),
  763. //PG7 Regs
  764. .PG7P1DelayReg_o (pG7P1Del),
  765. .PG7P2DelayReg_o (pG7P2Del),
  766. .PG7P3DelayReg_o (pG7P3Del),
  767. .PG7P123DelayReg_o (pG7P123Del),
  768. .PG7P1WidthReg_o (pG7P1Width),
  769. .PG7P2WidthReg_o (pG7P2Width),
  770. .PG7P3WidthReg_o (pG7P3Width),
  771. .PG7P123WidthReg_o (pG7P123Width),
  772. .MeasNum1Reg_o (measNum1),
  773. .MeasNum2Reg_o (measNum2),
  774. .PgMode0Reg_o (pgMode0),
  775. .PgMode1Reg_o (pgMode1),
  776. .MuxCtrl1Reg_o (muxCtrl1),
  777. .MuxCtrl2Reg_o (muxCtrl2),
  778. .MuxCtrl3Reg_o (muxCtrl3),
  779. .MuxCtrl4Reg_o (muxCtrl4)
  780. );
  781. //--------------------------------------------------------------------------------
  782. // Global FPGA reset generator
  783. //--------------------------------------------------------------------------------
  784. InitRst FpgaInitRst
  785. (
  786. .clk_i (gclk),
  787. .signal_o (initRst)
  788. );
  789. //--------------------------------------------------------------------------------
  790. // ADC overload detection
  791. //--------------------------------------------------------------------------------
  792. genvar i;
  793. generate
  794. for (i=0; i<ChNum; i=i+1) begin :OverControl
  795. OverloadDetect
  796. #(
  797. .ThresholdWidth (ThresholdWidth),
  798. .AdcDataWidth (AdcDataWidth),
  799. .MeasPeriod (MeasPeriod)
  800. )
  801. OverloadDetect
  802. (
  803. .Rst_i (initRst),
  804. .Clk_i (gclk),
  805. .AdcData_i (adcDataBus[i]),
  806. .OverThreshold_i (overThresh),
  807. .Overload_o (overCtrlChannels[i])
  808. );
  809. end
  810. endgenerate
  811. //--------------------------------------------------------------------------------
  812. // Gain Control module
  813. //--------------------------------------------------------------------------------
  814. genvar g;
  815. generate
  816. for (g=0; g<ChNum; g=g+1) begin :GainControl
  817. GainControlWrapper
  818. #(
  819. .AdcDataWidth (AdcDataWidth),
  820. .ThresholdWidth (ThresholdWidth),
  821. .PhIncWidth (PhIncWidth),
  822. .IfNcoOutWidth (NcoWidth),
  823. .MeasPeriod (MeasPeriod)
  824. )
  825. GainControlModule
  826. (
  827. .Rst_i (initRst),
  828. .Clk_i (gclk),
  829. .StartMeas_i (sampleStrobe),
  830. .NcoSin_i (ncoSin),
  831. .NcoCos_i (ncoCos),
  832. .AdcData_i (adcDataBus[g]),
  833. // .AdcData_i (AdcData_i),
  834. .GainLowThreshold_i (gainLowThresholdBus[g]),
  835. .GainHighThreshold_i(gainHighThresholdBus[g]),
  836. .GainAutoEn_i (gainAutoEn[g]),
  837. .GainManualState_i (gainManual[g]),
  838. .AmpEnNewState_o (ampEnNewStates[g]),
  839. .SensEn_o (sensEn[g]),
  840. .MeasStart_o (measStartBus[g])
  841. );
  842. end
  843. endgenerate
  844. always @(*) begin
  845. if (!initRst) begin
  846. case(gainAutoEn)
  847. 4'd0: begin
  848. measStart = &measStartBus;
  849. end
  850. 4'd1: begin
  851. measStart = measStartBus[0];
  852. end
  853. 4'd2: begin
  854. measStart = measStartBus[1];
  855. end
  856. 4'd3: begin
  857. measStart = measStartBus[0]&measStartBus[1];
  858. end
  859. 4'd4: begin
  860. measStart = &measStartBus[2];
  861. end
  862. 4'd5: begin
  863. measStart = measStartBus[0]&measStartBus[2];
  864. end
  865. 4'd6: begin
  866. measStart = measStartBus[1]&measStartBus[2];
  867. end
  868. 4'd7: begin
  869. measStart = measStartBus[0]&measStartBus[1]&measStartBus[2];
  870. end
  871. 4'd8: begin
  872. measStart = measStartBus[3];
  873. end
  874. 4'd9: begin
  875. measStart = measStartBus[0]&measStartBus[3];
  876. end
  877. 4'd10: begin
  878. measStart = measStartBus[1]&measStartBus[3];
  879. end
  880. 4'd11: begin
  881. measStart = measStartBus[0]&measStartBus[1]&measStartBus[3];
  882. end
  883. 4'd12: begin
  884. measStart = measStartBus[2]&measStartBus[3];
  885. end
  886. 4'd13: begin
  887. measStart = measStartBus[0]&measStartBus[2]&measStartBus[3];
  888. end
  889. 4'd14: begin
  890. measStart = measStartBus[1]&measStartBus[2]&measStartBus[3];
  891. end
  892. 4'd15: begin
  893. measStart = &measStartBus;
  894. end
  895. endcase
  896. end
  897. end
  898. //--------------------------------------------------------------------------------
  899. // Trig TO/FROM DSP
  900. //--------------------------------------------------------------------------------
  901. Mux
  902. #(
  903. .CmdRegWidth (CmdRegWidth),
  904. .PGenNum (PGenNum),
  905. .TrigPortsNum (TrigPortsNum)
  906. )
  907. DspTrigMux
  908. (
  909. .Rst_i (initRst),
  910. .MuxCtrl_i (measNum2[13:9]),
  911. .DspTrigOut_i (1'b0),
  912. .DspStartCmd_i (1'b0),
  913. .IntTrig_i (1'b0),
  914. .IntTrig2_i (1'b0),
  915. .PulseBus_i (7'd0),
  916. .ExtPortsBus_i (Trig6to1_io),
  917. .MuxOut_o (DspTrigIn_o)
  918. );
  919. //--------------------------------------------------------------------------------
  920. // Dither Gen
  921. //--------------------------------------------------------------------------------
  922. DitherGenv2 DitherGenInst
  923. (
  924. .Rst_i (initRst),
  925. .Clk_i (gclk),
  926. .DitherCmd_i (ditherCtrl),
  927. .DitherCtrlT2R2_o (DitherCtrlCh1_o),
  928. .DitherCtrlT1R1_o (DitherCtrlCh2_o)
  929. );
  930. //--------------------------------------------------------------------------------
  931. // MeasTrigMux
  932. //--------------------------------------------------------------------------------
  933. Mux
  934. #(
  935. .CmdRegWidth (CmdRegWidth),
  936. .PGenNum (PGenNum),
  937. .TrigPortsNum (TrigPortsNum)
  938. )
  939. MeasTrigMux
  940. (
  941. .Rst_i (initRst),
  942. .MuxCtrl_i (muxCtrl3[14:10]),
  943. .DspTrigOut_i (1'b0),
  944. .DspStartCmd_i (startMeasSync),
  945. .IntTrig_i (1'b0),
  946. .IntTrig2_i (1'b0),
  947. .PulseBus_i (7'b0),
  948. .ExtPortsBus_i (Trig6to1_io),
  949. .MuxOut_o (measTrig)
  950. );
  951. //--------------------------------------------------------------------------------
  952. // MeasStartEventGen
  953. //--------------------------------------------------------------------------------
  954. MeasStartEventGen MeasStartEventGenInst
  955. (
  956. .Rst_i (initRst),
  957. .Clk_i (gclk),
  958. .MeasTrig_i (measTrig),
  959. .StartMeasDsp_i (startMeasSync),
  960. .StartMeasEvent_o (startMeasEvent),
  961. .InitTrig_o ()
  962. );
  963. //--------------------------------------------------------------------------------
  964. // IntTrig2 Mux
  965. //--------------------------------------------------------------------------------
  966. TrigInt2Mux
  967. #(
  968. .PGenNum (PGenNum)
  969. )
  970. InitTrig2Mux
  971. (
  972. .Rst_i (initRst),
  973. .MuxCtrl_i (muxCtrl3[23:20]),
  974. .PulseBus_i (pulseBus),
  975. .MuxOut_o (trigForIntTrig2)
  976. );
  977. //--------------------------------------------------------------------------------
  978. // MeasStartEventGen
  979. //--------------------------------------------------------------------------------
  980. MeasStartEventGen IntTrig2GenInst
  981. (
  982. .Rst_i (initRst),
  983. .Clk_i (gclk),
  984. .MeasTrig_i (trigForIntTrig2),
  985. // .StartMeasDsp_i (startMeasEvent),
  986. .StartMeasDsp_i (intTrig1),
  987. .StartMeasEvent_o (),
  988. .InitTrig_o (intTrig2)
  989. );
  990. //--------------------------------------------------------------------------------
  991. // Pulse Meas modules
  992. //--------------------------------------------------------------------------------
  993. //--------------------------------------------------------------------------------
  994. // Pulse Gens
  995. //--------------------------------------------------------------------------------
  996. PGenRstGenerator PGenRstGen
  997. (
  998. .Rst_i (initRst),
  999. .Clk_i (gclk),
  1000. .PGenRst_i (pgRstArray),
  1001. .PGenRst_o (pGenRst),
  1002. .RstDone_o (pGenRstDone)
  1003. );
  1004. genvar j;
  1005. generate
  1006. for (j=0; j<PGenNum; j=j+1) begin :PGen
  1007. Mux
  1008. #(
  1009. .CmdRegWidth (CmdRegWidth),
  1010. .PGenNum (PGenNum),
  1011. .TrigPortsNum (TrigPortsNum)
  1012. )
  1013. PulseGenMux
  1014. (
  1015. .Rst_i (initRst),
  1016. .MuxCtrl_i (pgMuxCtrlArray[j]),
  1017. .DspTrigOut_i (1'b0),
  1018. .DspStartCmd_i (1'b0),
  1019. .IntTrig_i (intTrig1),
  1020. .IntTrig2_i (intTrig2),
  1021. .PulseBus_i (pulseBus),
  1022. .ExtPortsBus_i (Trig6to1_io),
  1023. .MuxOut_o (pgMuxedOut[j])
  1024. );
  1025. PulseGen
  1026. #(
  1027. .CmdRegWidth (CmdRegWidth)
  1028. )
  1029. PulseGenerator
  1030. (
  1031. .Rst_i (initRst|pGenRst[j]|pGenMeasRst[j]),
  1032. .Clk_i (gclk),
  1033. .EnPulse_i (pgMuxedOut[j]),
  1034. .PulsePol_i (pgPulsePolArray[j]),
  1035. .EnEdge_i (pgEnEdgeArray[j]),
  1036. .Mode_i (pgModeArray[j]),
  1037. .P1Del_i (pgP1DelArray[j]),
  1038. .P2Del_i (pgP2DelArray[j]),
  1039. .P3Del_i (pgP3DelArray[j]),
  1040. .P1Width_i (pgP1WidthArray[j]),
  1041. .P2Width_i (pgP2WidthArray[j]),
  1042. .P3Width_i (pgP3WidthArray[j]),
  1043. .Pulse_o (pulseBus[j])
  1044. );
  1045. // PulseGenV2
  1046. // #(
  1047. // .CmdRegWidth (CmdRegWidth)
  1048. // )
  1049. // TestPgen
  1050. // (
  1051. // .Rst_i (initRst|pGenRst[j]|pGenMeasRst[j]),
  1052. // .Clk_i (gclk),
  1053. // .EnPulse_i (pgMuxedOut[j]),
  1054. // .PulsePol_i (pgPulsePolArray[j]),
  1055. // .EnEdge_i (pgEnEdgeArray[j]),
  1056. // .Mode_i (pgModeArray[j]),
  1057. // .P1Del_i (pgP1DelArray[j]),
  1058. // .P2Del_i (pgP2DelArray[j]),
  1059. // .P3Del_i (pgP3DelArray[j]),
  1060. // .P1Width_i (pgP1WidthArray[j]),
  1061. // .P2Width_i (pgP2WidthArray[j]),
  1062. // .P3Width_i (pgP3WidthArray[j]),
  1063. // .Pulse_o ()
  1064. // );
  1065. end
  1066. endgenerate
  1067. //--------------------------------------------------------------------------------
  1068. // External ports mux
  1069. //--------------------------------------------------------------------------------
  1070. genvar l;
  1071. generate
  1072. for (l=0; l<TrigPortsNum; l=l+1) begin :ExtPortsMux
  1073. Mux
  1074. #(
  1075. .CmdRegWidth (CmdRegWidth),
  1076. .PGenNum (PGenNum),
  1077. .TrigPortsNum (TrigPortsNum)
  1078. )
  1079. ExtPortsMux
  1080. (
  1081. .Rst_i (initRst),
  1082. .MuxCtrl_i (extTrigMuxCtrlArray[l]),
  1083. .DspTrigOut_i (DspTrigOut_i),
  1084. .DspStartCmd_i (startMeasSync), //tut nichego nebilo 14.02.2023 zamknul suda startMeasSync
  1085. .IntTrig_i (intTrig1),
  1086. .IntTrig2_i (intTrig2),
  1087. .PulseBus_i (pulseBus),
  1088. .ExtPortsBus_i (Trig6to1_io),
  1089. .MuxOut_o (extPortsMuxedOut[l])
  1090. );
  1091. end
  1092. endgenerate
  1093. //--------------------------------------------------------------------------------
  1094. // SlowMod Out Muxer
  1095. //--------------------------------------------------------------------------------
  1096. Mux
  1097. #(
  1098. .CmdRegWidth (CmdRegWidth),
  1099. .PGenNum (PGenNum),
  1100. .TrigPortsNum (TrigPortsNum)
  1101. )
  1102. SlowModMux
  1103. (
  1104. .Rst_i (initRst),
  1105. .MuxCtrl_i (measNum2[18:14]),
  1106. .DspTrigOut_i (1'b0),
  1107. .DspStartCmd_i (1'b0),
  1108. .IntTrig_i (1'b0),
  1109. .IntTrig2_i (1'b0),
  1110. .PulseBus_i (pulseBus),
  1111. .ExtPortsBus_i (Trig6to1_io),
  1112. .MuxOut_o (slowMod)
  1113. );
  1114. //--------------------------------------------------------------------------------
  1115. // FastMod Out Muxer
  1116. //--------------------------------------------------------------------------------
  1117. Mux
  1118. #(
  1119. .CmdRegWidth (CmdRegWidth),
  1120. .PGenNum (PGenNum),
  1121. .TrigPortsNum (TrigPortsNum)
  1122. )
  1123. FastModMux
  1124. (
  1125. .Rst_i (initRst),
  1126. .MuxCtrl_i (measNum2[23:19]),
  1127. .DspTrigOut_i (1'b0),
  1128. .DspStartCmd_i (1'b0),
  1129. .IntTrig_i (1'b0),
  1130. .IntTrig2_i (1'b0),
  1131. .PulseBus_i (pulseBus),
  1132. .ExtPortsBus_i (Trig6to1_io),
  1133. .MuxOut_o (fastMod)
  1134. );
  1135. //--------------------------------------------------------------------------------
  1136. // Software Gating
  1137. //--------------------------------------------------------------------------------
  1138. Mux
  1139. #(
  1140. .CmdRegWidth (CmdRegWidth),
  1141. .PGenNum (PGenNum),
  1142. .TrigPortsNum (TrigPortsNum)
  1143. )
  1144. GatingMux
  1145. (
  1146. .Rst_i (initRst),
  1147. .MuxCtrl_i (muxCtrl3[19:15]),
  1148. .DspTrigOut_i (1'b0),
  1149. .DspStartCmd_i (1'b0),
  1150. .IntTrig_i (1'b0),
  1151. .IntTrig2_i (1'b0),
  1152. .PulseBus_i (pulseBus),
  1153. .ExtPortsBus_i (Trig6to1_io),
  1154. .MuxOut_o (gatingPulse)
  1155. );
  1156. //--------------------------------------------------------------------------------
  1157. // SampleStrobeMux
  1158. //--------------------------------------------------------------------------------
  1159. Mux
  1160. #(
  1161. .CmdRegWidth (CmdRegWidth),
  1162. .PGenNum (PGenNum),
  1163. .TrigPortsNum (TrigPortsNum)
  1164. )
  1165. SampleStrobeMux
  1166. (
  1167. .Rst_i (initRst),
  1168. .MuxCtrl_i (muxCtrl2[4:0]),
  1169. .DspTrigOut_i (1'b0),
  1170. .DspStartCmd_i (1'b0),
  1171. .IntTrig_i (1'b0),
  1172. .IntTrig2_i (1'b0),
  1173. .PulseBus_i (pulseBus),
  1174. .ExtPortsBus_i (Trig6to1_io),
  1175. .MuxOut_o (sampleStrobe)
  1176. );
  1177. //--------------------------------------------------------------------------------
  1178. // SampleStrobeGenRstDemux
  1179. //--------------------------------------------------------------------------------
  1180. SampleStrobeGenRstDemux
  1181. #(
  1182. .CmdRegWidth (CmdRegWidth),
  1183. .PGenNum (PGenNum),
  1184. .TrigPortsNum (TrigPortsNum)
  1185. )
  1186. SampleStrobeGenRstDemux
  1187. (
  1188. .Rst_i (initRst),
  1189. .MuxCtrl_i (muxCtrl2[4:0]),
  1190. .GenRst_i (stopMeas),
  1191. .RstDemuxOut_o (pGenMeasRst)
  1192. );
  1193. //--------------------------------------------------------------------------------
  1194. // Active Port Selection
  1195. //--------------------------------------------------------------------------------
  1196. ActivePortSelector ActivePortSel
  1197. (
  1198. .Rst_i (initRst),
  1199. .Mod_i (slowMod),
  1200. .Ctrl_i (measCtrl[7:4]),
  1201. .Ctrl_o (modKeyCtrl)
  1202. );
  1203. //--------------------------------------------------------------------------------
  1204. // Debug led
  1205. //--------------------------------------------------------------------------------
  1206. always @(posedge gclk) begin
  1207. if (initRst) begin
  1208. testCnt <= 32'b0;
  1209. end else if (testCnt != TESTCNTPARAM) begin
  1210. testCnt <= testCnt+1;
  1211. end else begin
  1212. testCnt <= 32'd0;
  1213. end
  1214. end
  1215. always @(posedge gclk) begin
  1216. if (initRst) begin
  1217. ledReg <= 1'b0;
  1218. end else if ((testCnt == TESTCNTPARAM-1)) begin
  1219. ledReg <= ~ledReg;
  1220. end
  1221. end
  1222. endmodule