S5443Top.v 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469
  1. `timescale 1ns / 1ps
  2. (* keep_hierarchy = "yes" *)
  3. //////////////////////////////////////////////////////////////////////////////////
  4. // company:
  5. // engineer:
  6. //
  7. // create date: 12:23:20 05/20/2019
  8. // design name:
  9. // module name: S5443Top
  10. // project name:
  11. // target devices:
  12. // tool versions:
  13. // description:
  14. //
  15. // dependencies:
  16. //
  17. // revision:
  18. // revision 0.01 - file created
  19. // additional comments:
  20. //
  21. //================================================================================
  22. //
  23. //Spi clock for ADC initialization is 15Mhz.
  24. //Spi clock for RegMap work is 41Mhz.
  25. //Нужно сделать процедуру сброса для импульсных измерений, такую же как для обычных, тоесть по детектированию спадающего фронта StartMeas.
  26. //Забрать из команды настройки измерения, биты управления ключем и замкнуть на выходы.
  27. //////////////////////////////////////////////////////////////////////////////////
  28. // xc7s25-2csga225
  29. // new feature added
  30. module S5443Top
  31. #(
  32. parameter LpDataWidth = 16,
  33. parameter CtrlWidth = 4,
  34. parameter AdcDataWidth = 14,
  35. parameter ThresholdWidth = 24,
  36. parameter ResultWidth = 32,
  37. parameter ChNum = 4,
  38. parameter PGenNum = 7,
  39. parameter TrigPortsNum = 6,
  40. parameter Ratio = 8,
  41. parameter DelayValue = 24000,
  42. parameter LengthWidth = 2000,
  43. parameter DataWidth = 24,
  44. parameter DataNum = 26,
  45. parameter CmdRegWidth = 32,
  46. parameter HeaderWidth = 7,
  47. parameter CmdDataRegWith = 24,
  48. parameter DataCntWidth = 5,
  49. parameter Divparam = 4,
  50. parameter MeasPeriod = 44,
  51. parameter PhIncWidth = 32,
  52. parameter NcoWidth = 18
  53. )
  54. (
  55. //common ports
  56. input Clk_i,
  57. output Led_o,
  58. //fpga-adc1 data interface
  59. input Adc1FclkP_i,
  60. input Adc1FclkN_i,
  61. input Adc1DataDa0P_i,
  62. input Adc1DataDa0N_i,
  63. input Adc1DataDa1P_i,
  64. input Adc1DataDa1N_i,
  65. input Adc1DataDb0P_i,
  66. input Adc1DataDb0N_i,
  67. input Adc1DataDb1P_i,
  68. input Adc1DataDb1N_i,
  69. //fpga-adc2 data interface
  70. input Adc2FclkP_i,
  71. input Adc2FclkN_i,
  72. input Adc2DataDa0P_i,
  73. input Adc2DataDa0N_i,
  74. input Adc2DataDa1P_i,
  75. input Adc2DataDa1N_i,
  76. input Adc2DataDb0P_i,
  77. input Adc2DataDb0N_i,
  78. input Adc2DataDb1P_i,
  79. input Adc2DataDb1N_i,
  80. //fpga-adc's initialization interface
  81. output AdcInitMosi_o,
  82. output AdcInitClk_o,
  83. output Adc1InitCs_o,
  84. output Adc2InitCs_o,
  85. output AdcInitRst_o,
  86. //ditherCtrl
  87. output DitherCtrlCh1_o,
  88. output DitherCtrlCh2_o,
  89. //fpga-dsp cmd interface
  90. input Mosi_i,
  91. input Sck_i,
  92. input Ss_i,
  93. input Miso_i,
  94. output Miso_o,
  95. //fpga-dsp data interface
  96. output LpOutClk_o,
  97. output LpOutFs_o,
  98. output [LpDataWidth-1:0] LpOutData_o,
  99. //fpga-dsp signals
  100. input StartMeas_i, //"high"- start meas, "low"-stop meas
  101. output StartMeasEvent_o,
  102. output EndMeas_o,
  103. output TimersClk_o,
  104. //trigger's
  105. inout [TrigPortsNum-1:0] Trig6to1_io, //Trigger0 from/to external device
  106. output [TrigPortsNum-1:0] Trig6to1Dir_o, //Trigger0 direction
  107. input DspTrigOut_i, //Trig from DSP
  108. output DspTrigIn_o, //Trig To DSP
  109. //overload lines
  110. input OverloadS_i,
  111. output Overload_o,
  112. //modulation & active port selection
  113. output [3:0] PortSel_o, //управление модулятором через ключ
  114. output [3:0] PortSelDir_o, //управление направлением двунаправленного буффера
  115. //mod out line
  116. output Mod_o,
  117. //gain lines
  118. input DspReadyForRx_i,
  119. output DspReadyForRxToFpgaS_o,
  120. output StartMeasDsp_o,
  121. output [ChNum-1:0] AmpEn_o, // 0-adc1ChA 1-adc1ChB 2-adc2ChA 3-adc2ChB
  122. ///test port for testbench
  123. input [AdcDataWidth-1:0] AdcData_i
  124. );
  125. //================================================================================
  126. // reg/wire
  127. //================================================================================
  128. //captured data
  129. wire [AdcDataWidth-1:0] adc1ChT1Data;
  130. wire [AdcDataWidth-1:0] adc1ChR1Data;
  131. wire [AdcDataWidth-1:0] adc2ChR2Data;
  132. wire [AdcDataWidth-1:0] adc2ChT2Data;
  133. reg startMeasSync;
  134. reg startMeasSyncR;
  135. reg startMeasSyncRR;
  136. wire startMeasEvent;
  137. wire intTrig1;
  138. reg startMeasEventReg;
  139. wire gatingPulse;
  140. wire sampleStrobe;
  141. wire [ChNum-1:0] measStartBus;
  142. // wire measStart = &measStartBus;
  143. reg measStart;
  144. //spi signals for adc init
  145. wire adcInitRst;
  146. wire adcInitMosi;
  147. wire adcInitSck;
  148. wire adc0InitCs;
  149. wire adc1InitCs;
  150. wire [ResultWidth-1:0] adc1ImT1;
  151. wire [ResultWidth-1:0] adc1ReT1;
  152. wire [ResultWidth-1:0] adc1ImR1;
  153. wire [ResultWidth-1:0] adc1ReR1;
  154. wire [ResultWidth-1:0] adc2ImT2;
  155. wire [ResultWidth-1:0] adc2ReT2;
  156. wire [ResultWidth-1:0] adc2ImR2;
  157. wire [ResultWidth-1:0] adc2ReR2;
  158. wire measDataRdy;
  159. wire timersClk;
  160. wire [ThresholdWidth-1:0] lowThreshold;
  161. wire [ThresholdWidth-1:0] highThreshold;
  162. wire initRst;
  163. wire gclk;
  164. reg ledReg;
  165. wire [CmdRegWidth-1:0] cmdDataReg;
  166. wire cmdDataVal;
  167. wire [CmdDataRegWith-1:0] ansReg;
  168. wire [HeaderWidth-1:0] ansAddr;
  169. wire [CmdDataRegWith-1:0] gainCtrl;
  170. wire [CmdDataRegWith-1:0] gainLowThreshT1;
  171. wire [CmdDataRegWith-1:0] gainHighThreshT1;
  172. wire [CmdDataRegWith-1:0] gainLowThreshR1;
  173. wire [CmdDataRegWith-1:0] gainHighThreshR1;
  174. wire [CmdDataRegWith-1:0] gainLowThreshT2;
  175. wire [CmdDataRegWith-1:0] gainHighThreshT2;
  176. wire [CmdDataRegWith-1:0] gainLowThreshR2;
  177. wire [CmdDataRegWith-1:0] gainHighThreshR2;
  178. wire [ChNum-1:0] overCtrlChannels;
  179. wire [CmdDataRegWith-1:0] overCtrl = {{CmdDataRegWith-ChNum{1'b0}},overCtrlChannels};
  180. wire [CmdDataRegWith-1:0] overThresh;
  181. wire [CmdDataRegWith-1:0] ditherCtrl;
  182. wire [CmdDataRegWith-1:0] windowGenPhase1;
  183. wire [CmdDataRegWith-1:0] windowGenPhase2;
  184. wire [CmdDataRegWith-1:0] adcCtrl;
  185. wire [CmdDataRegWith-1:0] adcDirectRd0;
  186. wire [CmdDataRegWith-1:0] adcDirectRd1;
  187. wire [CmdDataRegWith-1:0] ifFtwL;
  188. wire [CmdDataRegWith-1:0] ifFtwH;
  189. wire [CmdDataRegWith-1:0] measCtrl;
  190. wire [CmdDataRegWith-1:0] amplitudeMod;
  191. wire [CmdDataRegWith-1:0] dspTrigIn;
  192. wire [CmdDataRegWith-1:0] dspTrigOut;
  193. wire [CmdDataRegWith-1:0] dspTrigIn1;
  194. wire [CmdDataRegWith-1:0] dspTrigIn2;
  195. wire [CmdDataRegWith-1:0] dspTrigOut1;
  196. wire [CmdDataRegWith-1:0] dspTrigOut2;
  197. wire [CmdDataRegWith-1:0] filterCorrCoefL;
  198. wire [CmdDataRegWith-1:0] filterCorrCoefH;
  199. wire trigToDsp0;
  200. wire trigToDsp1;
  201. wire intTrigToExtDev0;
  202. wire intTrigToExtDev1;
  203. wire delayDoneFlag0;
  204. wire delayDoneFlag1;
  205. wire trigEn0;
  206. wire trigEn1;
  207. wire stopMeas;
  208. reg stopMeasR;
  209. wire [NcoWidth-1:0] ncoCos;
  210. wire [NcoWidth-1:0] ncoSin;
  211. wire [CmdDataRegWith-1:0] gainLowThresholdBus [ChNum-1:0];
  212. wire [CmdDataRegWith-1:0] gainHighThresholdBus [ChNum-1:0];
  213. wire [ChNum-1:0] ampEnNewStates;
  214. wire [ChNum-1:0] sensEn;
  215. wire [ChNum-1:0] gainManual;
  216. wire [ChNum-1:0] gainAutoEn;
  217. wire [AdcDataWidth-1:0] adcDataBus [ChNum-1:0];
  218. wire overCtrlR = |overCtrlChannels[ChNum-1:0];
  219. localparam TESTCNTPARAM = 32'd100000000;
  220. reg [31:0] testCnt;
  221. wire refClk;
  222. wire Clk100_o;
  223. wire measWind;
  224. wire measTrig;
  225. wire trigForIntTrig2;
  226. wire intTrig2;
  227. wire measTrigVal;
  228. wire refSeqPulse;
  229. wire refSeq;
  230. //Pmeas wires
  231. //PG1 Regs
  232. wire [CmdDataRegWith-1:0] pG1P1Del;
  233. wire [CmdDataRegWith-1:0] pG1P2Del;
  234. wire [CmdDataRegWith-1:0] pG1P3Del;
  235. wire [CmdDataRegWith-1:0] pG1P123Del;
  236. wire [CmdDataRegWith-1:0] pG1P1Width;
  237. wire [CmdDataRegWith-1:0] pG1P2Width;
  238. wire [CmdDataRegWith-1:0] pG1P3Width;
  239. wire [CmdDataRegWith-1:0] pG1P123Width;
  240. //PG2 Regs
  241. wire [CmdDataRegWith-1:0] pG2P1Del;
  242. wire [CmdDataRegWith-1:0] pG2P2Del;
  243. wire [CmdDataRegWith-1:0] pG2P3Del;
  244. wire [CmdDataRegWith-1:0] pG2P123Del;
  245. wire [CmdDataRegWith-1:0] pG2P1Width;
  246. wire [CmdDataRegWith-1:0] pG2P2Width;
  247. wire [CmdDataRegWith-1:0] pG2P3Width;
  248. wire [CmdDataRegWith-1:0] pG2P123Width;
  249. //PG3 Regs
  250. wire [CmdDataRegWith-1:0] pG3P1Del;
  251. wire [CmdDataRegWith-1:0] pG3P2Del;
  252. wire [CmdDataRegWith-1:0] pG3P3Del;
  253. wire [CmdDataRegWith-1:0] pG3P123Del;
  254. wire [CmdDataRegWith-1:0] pG3P1Width;
  255. wire [CmdDataRegWith-1:0] pG3P2Width;
  256. wire [CmdDataRegWith-1:0] pG3P3Width;
  257. wire [CmdDataRegWith-1:0] pG3P123Width;
  258. //PG4 Regs
  259. wire [CmdDataRegWith-1:0] pG4P1Del;
  260. wire [CmdDataRegWith-1:0] pG4P2Del;
  261. wire [CmdDataRegWith-1:0] pG4P3Del;
  262. wire [CmdDataRegWith-1:0] pG4P123Del;
  263. wire [CmdDataRegWith-1:0] pG4P1Width;
  264. wire [CmdDataRegWith-1:0] pG4P2Width;
  265. wire [CmdDataRegWith-1:0] pG4P3Width;
  266. wire [CmdDataRegWith-1:0] pG4P123Width;
  267. //PG5 Regs
  268. wire [CmdDataRegWith-1:0] pG5P1Del;
  269. wire [CmdDataRegWith-1:0] pG5P2Del;
  270. wire [CmdDataRegWith-1:0] pG5P3Del;
  271. wire [CmdDataRegWith-1:0] pG5P123Del;
  272. wire [CmdDataRegWith-1:0] pG5P1Width;
  273. wire [CmdDataRegWith-1:0] pG5P2Width;
  274. wire [CmdDataRegWith-1:0] pG5P3Width;
  275. wire [CmdDataRegWith-1:0] pG5P123Width;
  276. //PG6 Regs
  277. wire [CmdDataRegWith-1:0] pG6P1Del;
  278. wire [CmdDataRegWith-1:0] pG6P2Del;
  279. wire [CmdDataRegWith-1:0] pG6P3Del;
  280. wire [CmdDataRegWith-1:0] pG6P123Del;
  281. wire [CmdDataRegWith-1:0] pG6P1Width;
  282. wire [CmdDataRegWith-1:0] pG6P2Width;
  283. wire [CmdDataRegWith-1:0] pG6P3Width;
  284. wire [CmdDataRegWith-1:0] pG6P123Width;
  285. //PG7 Regs
  286. wire [CmdDataRegWith-1:0] pG7P1Del;
  287. wire [CmdDataRegWith-1:0] pG7P2Del;
  288. wire [CmdDataRegWith-1:0] pG7P3Del;
  289. wire [CmdDataRegWith-1:0] pG7P123Del;
  290. wire [CmdDataRegWith-1:0] pG7P1Width;
  291. wire [CmdDataRegWith-1:0] pG7P2Width;
  292. wire [CmdDataRegWith-1:0] pG7P3Width;
  293. wire [CmdDataRegWith-1:0] pG7P123Width;
  294. wire [CmdDataRegWith-1:0] measNum1;
  295. wire [CmdDataRegWith-1:0] measNum2;
  296. wire [CmdDataRegWith-1:0] pgMode0;
  297. wire [CmdDataRegWith-1:0] pgMode1;
  298. wire [CmdDataRegWith-1:0] muxCtrl1;
  299. wire [CmdDataRegWith-1:0] muxCtrl2;
  300. wire [CmdDataRegWith-1:0] muxCtrl3;
  301. wire [CmdDataRegWith-1:0] muxCtrl4;
  302. wire [CmdRegWidth-29:0] pgModeArray [PGenNum-1:0];
  303. wire pgPulsePolArray [PGenNum-1:0];
  304. wire pgEnEdgeArray [PGenNum-1:0];
  305. wire [PGenNum-1:0] pgRstArray;
  306. wire [6:0] pGenRst;
  307. wire [6:0] pGenMeasRst;
  308. wire pGenRstDone;
  309. wire [CmdRegWidth-28:0] pgMuxCtrlArray [PGenNum-1:0];
  310. wire [CmdRegWidth-28:0] extTrigMuxCtrlArray [TrigPortsNum-1:0];
  311. wire [TrigPortsNum-1:0] extTrigDirCmd = measCtrl[21:16];
  312. wire [CmdRegWidth-1:0] pgP1DelArray [PGenNum-1:0];
  313. wire [CmdRegWidth-1:0] pgP2DelArray [PGenNum-1:0];
  314. wire [CmdRegWidth-1:0] pgP3DelArray [PGenNum-1:0];
  315. wire [CmdRegWidth-1:0] pgP1WidthArray [PGenNum-1:0];
  316. wire [CmdRegWidth-1:0] pgP2WidthArray [PGenNum-1:0];
  317. wire [CmdRegWidth-1:0] pgP3WidthArray [PGenNum-1:0];
  318. wire [PGenNum-1:0] pulseBus;
  319. wire [PGenNum-1:0] pgMuxedOut;
  320. wire [TrigPortsNum-1:0] extPortsMuxedOut;
  321. wire measEnd;
  322. wire slowMod;
  323. wire fastMod;
  324. wire [3:0] modKeyCtrl;
  325. wire tirgToDspEvent;
  326. wire trigFromDspEvent;
  327. wire oscWind;
  328. wire oscDataRdFlag;
  329. reg dspReadyForRxReg;
  330. reg dspReadyForRxRegR;
  331. reg dspReadyForRxRegRR;
  332. //================================================================================
  333. // assignments
  334. //================================================================================
  335. assign pgModeArray [PGenNum-1] = pgMode0[21:18];
  336. assign pgModeArray [PGenNum-2] = pgMode0[17:15];
  337. assign pgModeArray [PGenNum-3] = pgMode0[14:12];
  338. assign pgModeArray [PGenNum-4] = pgMode0[11:9];
  339. assign pgModeArray [PGenNum-5] = pgMode0[8:6];
  340. assign pgModeArray [PGenNum-6] = pgMode0[5:3];
  341. assign pgModeArray [PGenNum-7] = pgMode0[2:0];
  342. assign pgPulsePolArray [PGenNum-1] = pgMode1[16];
  343. assign pgPulsePolArray [PGenNum-2] = pgMode1[15];
  344. assign pgPulsePolArray [PGenNum-3] = pgMode1[14];
  345. assign pgPulsePolArray [PGenNum-4] = pgMode1[13];
  346. assign pgPulsePolArray [PGenNum-5] = pgMode1[12];
  347. assign pgPulsePolArray [PGenNum-6] = pgMode1[11];
  348. assign pgPulsePolArray [PGenNum-7] = pgMode1[10];
  349. assign pgEnEdgeArray [PGenNum-1] = pgMode1[23];
  350. assign pgEnEdgeArray [PGenNum-2] = pgMode1[22];
  351. assign pgEnEdgeArray [PGenNum-3] = pgMode1[21];
  352. assign pgEnEdgeArray [PGenNum-4] = pgMode1[20];
  353. assign pgEnEdgeArray [PGenNum-5] = pgMode1[19];
  354. assign pgEnEdgeArray [PGenNum-6] = pgMode1[18];
  355. assign pgEnEdgeArray [PGenNum-7] = pgMode1[17];
  356. assign pgRstArray [PGenNum-1] = pgMode1[6];
  357. assign pgRstArray [PGenNum-2] = pgMode1[5];
  358. assign pgRstArray [PGenNum-3] = pgMode1[4];
  359. assign pgRstArray [PGenNum-4] = pgMode1[3];
  360. assign pgRstArray [PGenNum-5] = pgMode1[2];
  361. assign pgRstArray [PGenNum-6] = pgMode1[1];
  362. assign pgRstArray [PGenNum-7] = pgMode1[0];
  363. assign pgMuxCtrlArray [PGenNum-1] = muxCtrl1[19:15];
  364. assign pgMuxCtrlArray [PGenNum-2] = muxCtrl1[14:10];
  365. assign pgMuxCtrlArray [PGenNum-3] = muxCtrl1[9:5];
  366. assign pgMuxCtrlArray [PGenNum-4] = muxCtrl1[4:0];
  367. assign pgMuxCtrlArray [PGenNum-5] = muxCtrl2[19:15];
  368. assign pgMuxCtrlArray [PGenNum-6] = muxCtrl2[14:10];
  369. assign pgMuxCtrlArray [PGenNum-7] = muxCtrl2[9:5];
  370. assign extTrigMuxCtrlArray [TrigPortsNum-1] = muxCtrl4[19:15];
  371. assign extTrigMuxCtrlArray [TrigPortsNum-2] = muxCtrl4[14:10];
  372. assign extTrigMuxCtrlArray [TrigPortsNum-3] = muxCtrl4[9:5];
  373. assign extTrigMuxCtrlArray [TrigPortsNum-4] = muxCtrl4[4:0];
  374. assign extTrigMuxCtrlArray [TrigPortsNum-5] = muxCtrl3[9:5];
  375. assign extTrigMuxCtrlArray [TrigPortsNum-6] = muxCtrl3[4:0];
  376. assign pgP1DelArray[PGenNum-1] = {pG7P123Del[7:0],pG7P1Del};
  377. assign pgP1DelArray[PGenNum-2] = {pG6P123Del[7:0],pG6P1Del};
  378. assign pgP1DelArray[PGenNum-3] = {pG5P123Del[7:0],pG5P1Del};
  379. assign pgP1DelArray[PGenNum-4] = {pG4P123Del[7:0],pG4P1Del};
  380. assign pgP1DelArray[PGenNum-5] = {pG3P123Del[7:0],pG3P1Del};
  381. assign pgP1DelArray[PGenNum-6] = {pG2P123Del[7:0],pG2P1Del};
  382. assign pgP1DelArray[PGenNum-7] = {pG1P123Del[7:0],pG1P1Del};
  383. assign pgP2DelArray[PGenNum-1] = {pG7P123Del[15:8],pG7P2Del};
  384. assign pgP2DelArray[PGenNum-2] = {pG6P123Del[15:8],pG6P2Del};
  385. assign pgP2DelArray[PGenNum-3] = {pG5P123Del[15:8],pG5P2Del};
  386. assign pgP2DelArray[PGenNum-4] = {pG4P123Del[15:8],pG4P2Del};
  387. assign pgP2DelArray[PGenNum-5] = {pG3P123Del[15:8],pG3P2Del};
  388. assign pgP2DelArray[PGenNum-6] = {pG2P123Del[15:8],pG2P2Del};
  389. assign pgP2DelArray[PGenNum-7] = {pG1P123Del[15:8],pG1P2Del};
  390. assign pgP3DelArray[PGenNum-1] = {pG7P123Del[23:16],pG7P3Del};
  391. assign pgP3DelArray[PGenNum-2] = {pG6P123Del[23:16],pG6P3Del};
  392. assign pgP3DelArray[PGenNum-3] = {pG5P123Del[23:16],pG5P3Del};
  393. assign pgP3DelArray[PGenNum-4] = {pG4P123Del[23:16],pG4P3Del};
  394. assign pgP3DelArray[PGenNum-5] = {pG3P123Del[23:16],pG3P3Del};
  395. assign pgP3DelArray[PGenNum-6] = {pG2P123Del[23:16],pG2P3Del};
  396. assign pgP3DelArray[PGenNum-7] = {pG1P123Del[23:16],pG1P3Del};
  397. assign pgP1WidthArray[PGenNum-1] = {pG7P123Width[7:0],pG7P1Width};
  398. assign pgP1WidthArray[PGenNum-2] = {pG6P123Width[7:0],pG6P1Width};
  399. assign pgP1WidthArray[PGenNum-3] = {pG5P123Width[7:0],pG5P1Width};
  400. assign pgP1WidthArray[PGenNum-4] = {pG4P123Width[7:0],pG4P1Width};
  401. assign pgP1WidthArray[PGenNum-5] = {pG3P123Width[7:0],pG3P1Width};
  402. assign pgP1WidthArray[PGenNum-6] = {pG2P123Width[7:0],pG2P1Width};
  403. assign pgP1WidthArray[PGenNum-7] = {pG1P123Width[7:0],pG1P1Width};
  404. assign pgP2WidthArray[PGenNum-1] = {pG7P123Width[15:8],pG7P2Width};
  405. assign pgP2WidthArray[PGenNum-2] = {pG6P123Width[15:8],pG6P2Width};
  406. assign pgP2WidthArray[PGenNum-3] = {pG5P123Width[15:8],pG5P2Width};
  407. assign pgP2WidthArray[PGenNum-4] = {pG4P123Width[15:8],pG4P2Width};
  408. assign pgP2WidthArray[PGenNum-5] = {pG3P123Width[15:8],pG3P2Width};
  409. assign pgP2WidthArray[PGenNum-6] = {pG2P123Width[15:8],pG2P2Width};
  410. assign pgP2WidthArray[PGenNum-7] = {pG1P123Width[15:8],pG1P2Width};
  411. assign pgP3WidthArray[PGenNum-1] = {pG7P123Width[23:16],pG7P3Width};
  412. assign pgP3WidthArray[PGenNum-2] = {pG6P123Width[23:16],pG6P3Width};
  413. assign pgP3WidthArray[PGenNum-3] = {pG5P123Width[23:16],pG5P3Width};
  414. assign pgP3WidthArray[PGenNum-4] = {pG4P123Width[23:16],pG4P3Width};
  415. assign pgP3WidthArray[PGenNum-5] = {pG3P123Width[23:16],pG3P3Width};
  416. assign pgP3WidthArray[PGenNum-6] = {pG2P123Width[23:16],pG2P3Width};
  417. assign pgP3WidthArray[PGenNum-7] = {pG1P123Width[23:16],pG1P3Width};
  418. assign adcDataBus [ChNum-4] = adc1ChT1Data;
  419. assign adcDataBus [ChNum-3] = adc1ChR1Data;
  420. assign adcDataBus [ChNum-2] = adc2ChR2Data;
  421. assign adcDataBus [ChNum-1] = adc2ChT2Data;
  422. assign gainManual [ChNum-4] = gainCtrl[5];
  423. assign gainManual [ChNum-3] = gainCtrl[4];
  424. assign gainManual [ChNum-2] = gainCtrl[6];
  425. assign gainManual [ChNum-1] = gainCtrl[7];
  426. assign gainAutoEn [ChNum-4] = gainCtrl[1];
  427. assign gainAutoEn [ChNum-3] = gainCtrl[0];
  428. assign gainAutoEn [ChNum-2] = gainCtrl[2];
  429. assign gainAutoEn [ChNum-1] = gainCtrl[3];
  430. assign AdcInitMosi_o = adcInitMosi;
  431. assign AdcInitClk_o = adcInitSck;
  432. assign Adc1InitCs_o = adc0InitCs;
  433. assign Adc2InitCs_o = adc1InitCs;
  434. assign AdcInitRst_o = adcCtrl[0];
  435. // assign Led_o = ledReg |(|ampEnNewStates);
  436. assign Led_o = ledReg |(|ampEnNewStates);
  437. assign StartMeasEvent_o = startMeasEvent;
  438. assign EndMeas_o = stopMeas|stopMeasR; //stretching pulse for 1 more clk period
  439. assign gainLowThresholdBus [ChNum-4] = gainLowThreshT1;
  440. assign gainLowThresholdBus [ChNum-3] = gainLowThreshR1;
  441. assign gainLowThresholdBus [ChNum-2] = gainLowThreshR2;
  442. assign gainLowThresholdBus [ChNum-1] = gainLowThreshT2;
  443. assign gainHighThresholdBus [ChNum-4] = gainHighThreshT1;
  444. assign gainHighThresholdBus [ChNum-3] = gainHighThreshR1;
  445. assign gainHighThresholdBus [ChNum-2] = gainHighThreshR2;
  446. assign gainHighThresholdBus [ChNum-1] = gainHighThreshT2;
  447. assign AmpEn_o [3] = ~ampEnNewStates[3];
  448. assign AmpEn_o [2] = ~ampEnNewStates[2];
  449. assign AmpEn_o [1] = ~ampEnNewStates[0];
  450. assign AmpEn_o [0] = ~ampEnNewStates[1];
  451. assign Overload_o = overCtrlR||OverloadS_i;
  452. assign Mod_o = fastMod;
  453. assign PortSel_o = ~modKeyCtrl;
  454. assign PortSelDir_o = 4'd15;
  455. assign Trig6to1Dir_o [0] = !measCtrl[16];
  456. assign Trig6to1Dir_o [1] = !measCtrl[17];
  457. assign Trig6to1Dir_o [2] = !measCtrl[18];
  458. assign Trig6to1Dir_o [3] = !measCtrl[19];
  459. assign Trig6to1Dir_o [4] = !measCtrl[20];
  460. assign Trig6to1Dir_o [5] = !measCtrl[21];
  461. assign Trig6to1_io [0] = (measCtrl[16]) ? 1'bz:extPortsMuxedOut[0]; //1 - in, 0 - out
  462. assign Trig6to1_io [1] = (measCtrl[17]) ? 1'bz:extPortsMuxedOut[1]; //1 - in, 0 - out
  463. assign Trig6to1_io [2] = (measCtrl[18]) ? 1'bz:extPortsMuxedOut[2]; //1 - in, 0 - out
  464. assign Trig6to1_io [3] = (measCtrl[19]) ? 1'bz:extPortsMuxedOut[3]; //1 - in, 0 - out
  465. assign Trig6to1_io [4] = (measCtrl[20]) ? 1'bz:extPortsMuxedOut[4]; //1 - in, 0 - out
  466. assign Trig6to1_io [5] = (measCtrl[21]) ? 1'bz:extPortsMuxedOut[5]; //1 - in, 0 - out
  467. assign DspReadyForRxToFpgaS_o = dspReadyForRxRegR;
  468. assign StartMeasDsp_o = startMeasSyncR;
  469. //================================================================================
  470. // CODING
  471. //================================================================================
  472. integer m;
  473. always @(posedge gclk) begin //stretching pulse
  474. stopMeasR <= stopMeas;
  475. end
  476. always @(posedge gclk) begin
  477. if (!initRst) begin
  478. dspReadyForRxReg <= DspReadyForRx_i;
  479. dspReadyForRxRegR <= dspReadyForRxReg;
  480. dspReadyForRxRegRR <= dspReadyForRxRegR;
  481. startMeasSync <= StartMeas_i;
  482. startMeasSyncR <= startMeasSync;
  483. startMeasSyncRR <= startMeasSyncR;
  484. end else begin
  485. dspReadyForRxReg <= 1'b0;
  486. dspReadyForRxRegR <= 1'b0;
  487. dspReadyForRxRegRR <= 1'b0;
  488. startMeasSync <= 1'b0;
  489. startMeasSyncR <= 1'b0;
  490. startMeasSyncRR <= 1'b0;
  491. end
  492. end
  493. //--------------------------------------------------------------------------------
  494. // Data Receiving Interface
  495. //--------------------------------------------------------------------------------
  496. IBUF iob_50m_in
  497. (
  498. .I (Clk_i),
  499. .O (gclk)
  500. );
  501. Clk200Gen Clk200Gen
  502. (
  503. .Clk_i (gclk),
  504. .Rst_i (initRst),
  505. .Clk200_o (refClk),
  506. .Clk10Timers_o (TimersClk_o),
  507. .Clk100_o (Clk100_o),
  508. .Locked_o (Locked200)
  509. );
  510. AdcDataInterface
  511. #(
  512. .AdcDataWidth (AdcDataWidth),
  513. .ChNum (ChNum),
  514. .Ratio (Ratio)
  515. )
  516. AdcDataInterface
  517. (
  518. .Clk_i (gclk),
  519. .RefClk_i (refClk),
  520. .Locked_i (Locked200),
  521. .Rst_i (initRst),
  522. .Adc1FclkP_i (Adc1FclkP_i),
  523. .Adc1FclkN_i (Adc1FclkN_i),
  524. .testAdc (AdcData_i),
  525. .Adc1DataDa0P_i (Adc1DataDa0P_i),
  526. .Adc1DataDa0N_i (Adc1DataDa0N_i),
  527. .Adc1DataDa1P_i (Adc1DataDa1P_i),
  528. .Adc1DataDa1N_i (Adc1DataDa1N_i),
  529. .Adc1DataDb0P_i (Adc1DataDb0P_i),
  530. .Adc1DataDb0N_i (Adc1DataDb0N_i),
  531. .Adc1DataDb1P_i (Adc1DataDb1P_i),
  532. .Adc1DataDb1N_i (Adc1DataDb1N_i),
  533. .Adc2FclkP_i (Adc2FclkP_i),
  534. .Adc2FclkN_i (Adc2FclkN_i),
  535. .Adc2DataDa0P_i (Adc2DataDa0P_i),
  536. .Adc2DataDa0N_i (Adc2DataDa0N_i),
  537. .Adc2DataDa1P_i (Adc2DataDa1P_i),
  538. .Adc2DataDa1N_i (Adc2DataDa1N_i),
  539. .Adc2DataDb0P_i (Adc2DataDb0P_i),
  540. .Adc2DataDb0N_i (Adc2DataDb0N_i),
  541. .Adc2DataDb1P_i (Adc2DataDb1P_i),
  542. .Adc2DataDb1N_i (Adc2DataDb1N_i),
  543. .Adc1ChT1Data_o (adc1ChT1Data),
  544. .Adc1ChR1Data_o (adc1ChR1Data),
  545. .Adc2ChR2Data_o (adc2ChR2Data),
  546. .Adc2ChT2Data_o (adc2ChT2Data)
  547. );
  548. //--------------------------------------------------------------------------------
  549. // External DSP Interface
  550. //--------------------------------------------------------------------------------
  551. DspInterface
  552. #(
  553. .ODataWidth (LpDataWidth),
  554. .ResultWidth (ResultWidth),
  555. .ChNum (ChNum),
  556. .CmdRegWidth (CmdRegWidth),
  557. .CmdDataRegWith (CmdDataRegWith),
  558. .HeaderWidth (HeaderWidth),
  559. .DataCntWidth (DataCntWidth)
  560. )
  561. ExternalDspInterface
  562. (
  563. .Clk_i (gclk),
  564. .Rst_i (initRst),
  565. .OscWind_i (oscWind),
  566. .StartMeasDsp_i (startMeasSyncRR),
  567. .DspReadyForRx_i (dspReadyForRxRegRR),
  568. .MeasNum_i ({measNum2[7:0],measNum1}),
  569. .Mosi_i (Mosi_i),
  570. .Sck_i (Sck_i),
  571. .Ss_i (Ss_i),
  572. .Mode_i (measCtrl[0]),
  573. .PortSel_i (measCtrl[23:22]),
  574. .DecimFactor_i (measCtrl[3:1]),
  575. .IfFtwL_i (ifFtwL),
  576. .IfFtwH_i (ifFtwH),
  577. .OscDataRdFlag_o (oscDataRdFlag),
  578. .Adc1ChT1Data_i (adc1ChT1Data),
  579. .Adc1ChR1Data_i (adc1ChR1Data),
  580. .Adc2ChR2Data_i (adc2ChT2Data),
  581. .Adc2ChT2Data_i (adc2ChR2Data),
  582. // .Adc1ChT1Data_i (AdcData_i),
  583. // .Adc1ChR1Data_i (AdcData_i),
  584. // .Adc2ChR2Data_i (AdcData_i),
  585. // .Adc2ChT2Data_i (AdcData_i),
  586. // .Adc1ChT1Data_i (14'h1fff),
  587. // .Adc1ChR1Data_i (14'h257f),
  588. // .Adc2ChR2Data_i (14'h1001),
  589. // .Adc2ChT2Data_i (14'h25f8),
  590. .Mosi_o (adcInitMosi),
  591. .Sck_o (adcInitSck),
  592. .Ss0_o (adc0InitCs),
  593. .Ss1_o (adc1InitCs),
  594. .Miso_i (Miso_i),
  595. .Miso_o (Miso_o),
  596. .CmdDataReg_o (cmdDataReg),
  597. .CmdDataVal_o (cmdDataVal),
  598. .AnsReg_i (ansReg),
  599. .AnsAddr_o (ansAddr),
  600. .LpOutFs_o (LpOutFs_o),
  601. .LpOutClk_o (LpOutClk_o),
  602. .LpOutData_o (LpOutData_o),
  603. .Adc1T1ImResult_i (adc1ImT1),
  604. .Adc1T1ReResult_i (adc1ReT1),
  605. .Adc1R1ImResult_i (adc1ImR1),
  606. .Adc1R1ReResult_i (adc1ReR1),
  607. .Adc2R2ImResult_i (adc2ImR2),
  608. .Adc2R2ReResult_i (adc2ReR2),
  609. .Adc2T2ImResult_i (adc2ImT2),
  610. .Adc2T2ReResult_i (adc2ReT2),
  611. .ServiseRegData_i (ampEnNewStates),
  612. .LpOutStart_i (measDataRdy)
  613. );
  614. //--------------------------------------------------------------------------------
  615. // Internal DSP calculation module
  616. //--------------------------------------------------------------------------------
  617. NcoRstGen NcoRstGenInst
  618. (
  619. .Clk_i (gclk),
  620. .Rst_i (initRst),
  621. .NcoPhInc_i ({ifFtwH[0+:PhIncWidth-CmdDataRegWith],ifFtwL}),
  622. .StartMeasEvent_i (startMeasEvent),
  623. .NcoRst_o (ncoRst),
  624. .StartMeasEvent_o (intTrig1)
  625. );
  626. InternalDsp
  627. #(
  628. .AdcDataWidth (AdcDataWidth),
  629. .ChNum (ChNum),
  630. .ResultWidth (ResultWidth),
  631. .CmdDataRegWith (CmdDataRegWith)
  632. )
  633. InternalDsp
  634. (
  635. .Clk_i (gclk),
  636. .WindCalcClk_i (Clk100_o),
  637. .Rst_i (initRst),
  638. .NcoRst_i (ncoRst),
  639. .OscWind_o (oscWind),
  640. .Adc1ChT1Data_i (adc1ChT1Data), //T1
  641. .Adc1ChR1Data_i (adc1ChR1Data), //R1
  642. .Adc2ChR2Data_i (adc2ChR2Data), //R2
  643. .Adc2ChT2Data_i (adc2ChT2Data), //T2
  644. // .Adc1ChT1Data_i (AdcData_i), //T1
  645. // .Adc1ChR1Data_i (AdcData_i), //R1
  646. // .Adc2ChR2Data_i (AdcData_i), //R2
  647. // .Adc2ChT2Data_i (AdcData_i), //T2
  648. .GatingPulse_i (gatingPulse),
  649. .StartMeas_i (measStart),
  650. .StartMeasDsp_i (startMeasSyncRR),
  651. .OscDataRdFlag_i (oscDataRdFlag),
  652. .MeasNum_i ({measNum2[7:0],measNum1}),
  653. .MeasCtrl_i (measCtrl),
  654. .FilterCorrCoefH_i (filterCorrCoefH),
  655. .FilterCorrCoefL_i (filterCorrCoefL),
  656. .CalModeEn_i (adcCtrl[1]),
  657. .CalModeDone_o (calDone),
  658. .IfFtwL_i (ifFtwL),
  659. .IfFtwH_i (ifFtwH),
  660. .NcoSin_o (ncoSin),
  661. .NcoCos_o (ncoCos),
  662. .Adc1ImT1Data_o (adc1ImT1),
  663. .Adc1ReT1Data_o (adc1ReT1),
  664. .Adc1ImR1Data_o (adc1ImR1),
  665. .Adc1ReR1Data_o (adc1ReR1),
  666. .Adc2ImR2Data_o (adc2ImR2),
  667. .Adc2ReR2Data_o (adc2ReR2),
  668. .Adc2ImT2Data_o (adc2ImT2),
  669. .Adc2ReT2Data_o (adc2ReT2),
  670. .MeasDataRdy_o (measDataRdy),
  671. .EndMeas_o (stopMeas),
  672. .MeasWind_o (measWind),
  673. .MeasEnd_o (measEnd)
  674. );
  675. //--------------------------------------------------------------------------------
  676. // Reg Map With Config Registers
  677. //--------------------------------------------------------------------------------
  678. RegMap
  679. #(
  680. .CmdRegWidth (CmdRegWidth),
  681. .HeaderWidth (HeaderWidth),
  682. .CmdDataRegWith (CmdDataRegWith)
  683. )
  684. RegMapInst
  685. (
  686. .Clk_i (gclk),
  687. .Rst_i (initRst),
  688. .PGenRstDone_i (pGenRstDone),
  689. .Val_i (cmdDataVal),
  690. .CalDone_i (calDone),
  691. .Data_i (cmdDataReg),
  692. .AnsAddr_i (ansAddr),
  693. .AnsDataReg_o (ansReg),
  694. .OverCtrlReg_i (overCtrl),
  695. .GainCtrlReg_o (gainCtrl),
  696. .GainLowThreshT1Reg_o (gainLowThreshT1),
  697. .GainHighThreshT1Reg_o (gainHighThreshT1),
  698. .GainLowThreshR1Reg_o (gainLowThreshR1),
  699. .GainHighThreshR1Reg_o (gainHighThreshR1),
  700. .GainLowThreshT2Reg_o (gainLowThreshT2),
  701. .GainHighThreshT2Reg_o (gainHighThreshT2),
  702. .GainLowThreshR2Reg_o (gainLowThreshR2),
  703. .GainHighThreshR2Reg_o (gainHighThreshR2),
  704. .OverThreshReg_o (overThresh),
  705. .DitherCtrlReg_o (ditherCtrl),
  706. .MeasCtrlReg_o (measCtrl),
  707. .AdcCtrlReg_o (adcCtrl),
  708. .AdcDirectRd0Reg_o (adcDirectRd0),
  709. .AdcDirectRd1Reg_o (adcDirectRd1),
  710. .IfFtwRegL_o (ifFtwL),
  711. .IfFtwRegH_o (ifFtwH),
  712. .FilterCorrCoefRegL_o (filterCorrCoefL),
  713. .FilterCorrCoefRegH_o (filterCorrCoefH),
  714. .DspTrigInReg_o (dspTrigIn),
  715. .DspTrigOutReg_o (dspTrigOut),
  716. .DspTrigIn1Reg_o (dspTrigIn1),
  717. .DspTrigIn2Reg_o (dspTrigIn2),
  718. .DspTrigOut1Reg_o (dspTrigOut1),
  719. .DspTrigOut2Reg_o (dspTrigOut2),
  720. .PG1P1DelayReg_o (pG1P1Del),
  721. .PG1P2DelayReg_o (pG1P2Del),
  722. .PG1P3DelayReg_o (pG1P3Del),
  723. .PG1P123DelayReg_o (pG1P123Del),
  724. .PG1P1WidthReg_o (pG1P1Width),
  725. .PG1P2WidthReg_o (pG1P2Width),
  726. .PG1P3WidthReg_o (pG1P3Width),
  727. .PG1P123WidthReg_o (pG1P123Width),
  728. //PG2 Regs
  729. .PG2P1DelayReg_o (pG2P1Del),
  730. .PG2P2DelayReg_o (pG2P2Del),
  731. .PG2P3DelayReg_o (pG2P3Del),
  732. .PG2P123DelayReg_o (pG2P123Del),
  733. .PG2P1WidthReg_o (pG2P1Width),
  734. .PG2P2WidthReg_o (pG2P2Width),
  735. .PG2P3WidthReg_o (pG2P3Width),
  736. .PG2P123WidthReg_o (pG2P123Width),
  737. //PG3 Regs
  738. .PG3P1DelayReg_o (pG3P1Del),
  739. .PG3P2DelayReg_o (pG3P2Del),
  740. .PG3P3DelayReg_o (pG3P3Del),
  741. .PG3P123DelayReg_o (pG3P123Del),
  742. .PG3P1WidthReg_o (pG3P1Width),
  743. .PG3P2WidthReg_o (pG3P2Width),
  744. .PG3P3WidthReg_o (pG3P3Width),
  745. .PG3P123WidthReg_o (pG3P123Width),
  746. //PG4 Regs
  747. .PG4P1DelayReg_o (pG4P1Del),
  748. .PG4P2DelayReg_o (pG4P2Del),
  749. .PG4P3DelayReg_o (pG4P3Del),
  750. .PG4P123DelayReg_o (pG4P123Del),
  751. .PG4P1WidthReg_o (pG4P1Width),
  752. .PG4P2WidthReg_o (pG4P2Width),
  753. .PG4P3WidthReg_o (pG4P3Width),
  754. .PG4P123WidthReg_o (pG4P123Width),
  755. //PG5 Regs
  756. .PG5P1DelayReg_o (pG5P1Del),
  757. .PG5P2DelayReg_o (pG5P2Del),
  758. .PG5P3DelayReg_o (pG5P3Del),
  759. .PG5P123DelayReg_o (pG5P123Del),
  760. .PG5P1WidthReg_o (pG5P1Width),
  761. .PG5P2WidthReg_o (pG5P2Width),
  762. .PG5P3WidthReg_o (pG5P3Width),
  763. .PG5P123WidthReg_o (pG5P123Width),
  764. //PG6 Regs
  765. .PG6P1DelayReg_o (pG6P1Del),
  766. .PG6P2DelayReg_o (pG6P2Del),
  767. .PG6P3DelayReg_o (pG6P3Del),
  768. .PG6P123DelayReg_o (pG6P123Del),
  769. .PG6P1WidthReg_o (pG6P1Width),
  770. .PG6P2WidthReg_o (pG6P2Width),
  771. .PG6P3WidthReg_o (pG6P3Width),
  772. .PG6P123WidthReg_o (pG6P123Width),
  773. //PG7 Regs
  774. .PG7P1DelayReg_o (pG7P1Del),
  775. .PG7P2DelayReg_o (pG7P2Del),
  776. .PG7P3DelayReg_o (pG7P3Del),
  777. .PG7P123DelayReg_o (pG7P123Del),
  778. .PG7P1WidthReg_o (pG7P1Width),
  779. .PG7P2WidthReg_o (pG7P2Width),
  780. .PG7P3WidthReg_o (pG7P3Width),
  781. .PG7P123WidthReg_o (pG7P123Width),
  782. .MeasNum1Reg_o (measNum1),
  783. .MeasNum2Reg_o (measNum2),
  784. .PgMode0Reg_o (pgMode0),
  785. .PgMode1Reg_o (pgMode1),
  786. .MuxCtrl1Reg_o (muxCtrl1),
  787. .MuxCtrl2Reg_o (muxCtrl2),
  788. .MuxCtrl3Reg_o (muxCtrl3),
  789. .MuxCtrl4Reg_o (muxCtrl4)
  790. );
  791. //--------------------------------------------------------------------------------
  792. // Global FPGA reset generator
  793. //--------------------------------------------------------------------------------
  794. InitRst FpgaInitRst
  795. (
  796. .clk_i (gclk),
  797. .signal_o (initRst)
  798. );
  799. //--------------------------------------------------------------------------------
  800. // ADC overload detection
  801. //--------------------------------------------------------------------------------
  802. genvar i;
  803. generate
  804. for (i=0; i<ChNum; i=i+1) begin :OverControl
  805. OverloadDetect
  806. #(
  807. .ThresholdWidth (ThresholdWidth),
  808. .AdcDataWidth (AdcDataWidth),
  809. .MeasPeriod (MeasPeriod)
  810. )
  811. OverloadDetect
  812. (
  813. .Rst_i (initRst),
  814. .Clk_i (gclk),
  815. .AdcData_i (adcDataBus[i]),
  816. .OverThreshold_i (overThresh),
  817. .Overload_o (overCtrlChannels[i])
  818. );
  819. end
  820. endgenerate
  821. //--------------------------------------------------------------------------------
  822. // Gain Control module
  823. //--------------------------------------------------------------------------------
  824. genvar g;
  825. generate
  826. for (g=0; g<ChNum; g=g+1) begin :GainControl
  827. GainControlWrapper
  828. #(
  829. .AdcDataWidth (AdcDataWidth),
  830. .ThresholdWidth (ThresholdWidth),
  831. .PhIncWidth (PhIncWidth),
  832. .IfNcoOutWidth (NcoWidth),
  833. .MeasPeriod (MeasPeriod)
  834. )
  835. GainControlModule
  836. (
  837. .Rst_i (initRst),
  838. .Clk_i (gclk),
  839. .StartMeas_i (sampleStrobe),
  840. .NcoSin_i (ncoSin),
  841. .NcoCos_i (ncoCos),
  842. .AdcData_i (adcDataBus[g]),
  843. // .AdcData_i (AdcData_i),
  844. .GainLowThreshold_i (gainLowThresholdBus[g]),
  845. .GainHighThreshold_i(gainHighThresholdBus[g]),
  846. .GainAutoEn_i (gainAutoEn[g]),
  847. .GainManualState_i (gainManual[g]),
  848. .AmpEnNewState_o (ampEnNewStates[g]),
  849. .SensEn_o (sensEn[g]),
  850. .MeasStart_o (measStartBus[g])
  851. );
  852. end
  853. endgenerate
  854. always @(*) begin
  855. if (!initRst) begin
  856. case(gainAutoEn)
  857. 4'd0: begin
  858. measStart = &measStartBus;
  859. end
  860. 4'd1: begin
  861. measStart = measStartBus[0];
  862. end
  863. 4'd2: begin
  864. measStart = measStartBus[1];
  865. end
  866. 4'd3: begin
  867. measStart = measStartBus[0]&measStartBus[1];
  868. end
  869. 4'd4: begin
  870. measStart = &measStartBus[2];
  871. end
  872. 4'd5: begin
  873. measStart = measStartBus[0]&measStartBus[2];
  874. end
  875. 4'd6: begin
  876. measStart = measStartBus[1]&measStartBus[2];
  877. end
  878. 4'd7: begin
  879. measStart = measStartBus[0]&measStartBus[1]&measStartBus[2];
  880. end
  881. 4'd8: begin
  882. measStart = measStartBus[3];
  883. end
  884. 4'd9: begin
  885. measStart = measStartBus[0]&measStartBus[3];
  886. end
  887. 4'd10: begin
  888. measStart = measStartBus[1]&measStartBus[3];
  889. end
  890. 4'd11: begin
  891. measStart = measStartBus[0]&measStartBus[1]&measStartBus[3];
  892. end
  893. 4'd12: begin
  894. measStart = measStartBus[2]&measStartBus[3];
  895. end
  896. 4'd13: begin
  897. measStart = measStartBus[0]&measStartBus[2]&measStartBus[3];
  898. end
  899. 4'd14: begin
  900. measStart = measStartBus[1]&measStartBus[2]&measStartBus[3];
  901. end
  902. 4'd15: begin
  903. measStart = &measStartBus;
  904. end
  905. endcase
  906. end
  907. end
  908. //--------------------------------------------------------------------------------
  909. // Trig TO/FROM DSP
  910. //--------------------------------------------------------------------------------
  911. Mux
  912. #(
  913. .CmdRegWidth (CmdRegWidth),
  914. .PGenNum (PGenNum),
  915. .TrigPortsNum (TrigPortsNum)
  916. )
  917. DspTrigMux
  918. (
  919. .Rst_i (initRst),
  920. .MuxCtrl_i (measNum2[13:9]),
  921. .DspTrigOut_i (1'b0),
  922. .DspStartCmd_i (1'b0),
  923. .IntTrig_i (1'b0),
  924. .IntTrig2_i (1'b0),
  925. .PulseBus_i (7'd0),
  926. .ExtPortsBus_i (Trig6to1_io),
  927. .MuxOut_o (DspTrigIn_o)
  928. );
  929. //--------------------------------------------------------------------------------
  930. // Dither Gen
  931. //--------------------------------------------------------------------------------
  932. DitherGenv2 DitherGenInst
  933. (
  934. .Rst_i (initRst),
  935. .Clk_i (gclk),
  936. .DitherCmd_i (ditherCtrl),
  937. .DitherCtrlT2R2_o (DitherCtrlCh1_o),
  938. .DitherCtrlT1R1_o (DitherCtrlCh2_o)
  939. );
  940. //--------------------------------------------------------------------------------
  941. // MeasTrigMux
  942. //--------------------------------------------------------------------------------
  943. Mux
  944. #(
  945. .CmdRegWidth (CmdRegWidth),
  946. .PGenNum (PGenNum),
  947. .TrigPortsNum (TrigPortsNum)
  948. )
  949. MeasTrigMux
  950. (
  951. .Rst_i (initRst),
  952. .MuxCtrl_i (muxCtrl3[14:10]),
  953. .DspTrigOut_i (1'b0),
  954. .DspStartCmd_i (startMeasSyncRR),
  955. .IntTrig_i (1'b0),
  956. .IntTrig2_i (1'b0),
  957. .PulseBus_i (7'b0),
  958. .ExtPortsBus_i (Trig6to1_io),
  959. .MuxOut_o (measTrig)
  960. );
  961. //--------------------------------------------------------------------------------
  962. // MeasStartEventGen
  963. //--------------------------------------------------------------------------------
  964. MeasStartEventGen MeasStartEventGenInst
  965. (
  966. .Rst_i (initRst),
  967. .Clk_i (gclk),
  968. .MeasTrig_i (measTrig),
  969. .StartMeasDsp_i (startMeasSyncRR),
  970. .StartMeasEvent_o (startMeasEvent),
  971. .InitTrig_o ()
  972. );
  973. //--------------------------------------------------------------------------------
  974. // IntTrig2 Mux
  975. //--------------------------------------------------------------------------------
  976. TrigInt2Mux
  977. #(
  978. .PGenNum (PGenNum)
  979. )
  980. InitTrig2Mux
  981. (
  982. .Rst_i (initRst),
  983. .MuxCtrl_i (muxCtrl3[23:20]),
  984. .PulseBus_i (pulseBus),
  985. .MuxOut_o (trigForIntTrig2)
  986. );
  987. //--------------------------------------------------------------------------------
  988. // MeasStartEventGen
  989. //--------------------------------------------------------------------------------
  990. MeasStartEventGen IntTrig2GenInst
  991. (
  992. .Rst_i (initRst),
  993. .Clk_i (gclk),
  994. .MeasTrig_i (trigForIntTrig2),
  995. // .StartMeasDsp_i (startMeasEvent),
  996. .StartMeasDsp_i (intTrig1),
  997. .StartMeasEvent_o (),
  998. .InitTrig_o (intTrig2)
  999. );
  1000. //--------------------------------------------------------------------------------
  1001. // Pulse Meas modules
  1002. //--------------------------------------------------------------------------------
  1003. //--------------------------------------------------------------------------------
  1004. // Pulse Gens
  1005. //--------------------------------------------------------------------------------
  1006. PGenRstGenerator PGenRstGen
  1007. (
  1008. .Rst_i (initRst),
  1009. .Clk_i (gclk),
  1010. .PGenRst_i (pgRstArray),
  1011. .PGenRst_o (pGenRst),
  1012. .RstDone_o (pGenRstDone)
  1013. );
  1014. genvar j;
  1015. generate
  1016. for (j=0; j<PGenNum; j=j+1) begin :PGen
  1017. Mux
  1018. #(
  1019. .CmdRegWidth (CmdRegWidth),
  1020. .PGenNum (PGenNum),
  1021. .TrigPortsNum (TrigPortsNum)
  1022. )
  1023. PulseGenMux
  1024. (
  1025. .Rst_i (initRst),
  1026. .MuxCtrl_i (pgMuxCtrlArray[j]),
  1027. .DspTrigOut_i (1'b0),
  1028. .DspStartCmd_i (1'b0),
  1029. .IntTrig_i (intTrig1),
  1030. .IntTrig2_i (intTrig2),
  1031. .PulseBus_i (pulseBus),
  1032. .ExtPortsBus_i (Trig6to1_io),
  1033. .MuxOut_o (pgMuxedOut[j])
  1034. );
  1035. PulseGen
  1036. #(
  1037. .CmdRegWidth (CmdRegWidth)
  1038. )
  1039. PulseGenerator
  1040. (
  1041. .Rst_i (initRst|pGenRst[j]|pGenMeasRst[j]),
  1042. .Clk_i (gclk),
  1043. .EnPulse_i (pgMuxedOut[j]),
  1044. .PulsePol_i (pgPulsePolArray[j]),
  1045. .EnEdge_i (pgEnEdgeArray[j]),
  1046. .Mode_i (pgModeArray[j]),
  1047. .P1Del_i (pgP1DelArray[j]),
  1048. .P2Del_i (pgP2DelArray[j]),
  1049. .P3Del_i (pgP3DelArray[j]),
  1050. .P1Width_i (pgP1WidthArray[j]),
  1051. .P2Width_i (pgP2WidthArray[j]),
  1052. .P3Width_i (pgP3WidthArray[j]),
  1053. .Pulse_o (pulseBus[j])
  1054. );
  1055. // PulseGenV2
  1056. // #(
  1057. // .CmdRegWidth (CmdRegWidth)
  1058. // )
  1059. // TestPgen
  1060. // (
  1061. // .Rst_i (initRst|pGenRst[j]|pGenMeasRst[j]),
  1062. // .Clk_i (gclk),
  1063. // .EnPulse_i (pgMuxedOut[j]),
  1064. // .PulsePol_i (pgPulsePolArray[j]),
  1065. // .EnEdge_i (pgEnEdgeArray[j]),
  1066. // .Mode_i (pgModeArray[j]),
  1067. // .P1Del_i (pgP1DelArray[j]),
  1068. // .P2Del_i (pgP2DelArray[j]),
  1069. // .P3Del_i (pgP3DelArray[j]),
  1070. // .P1Width_i (pgP1WidthArray[j]),
  1071. // .P2Width_i (pgP2WidthArray[j]),
  1072. // .P3Width_i (pgP3WidthArray[j]),
  1073. // .Pulse_o ()
  1074. // );
  1075. end
  1076. endgenerate
  1077. //--------------------------------------------------------------------------------
  1078. // External ports mux
  1079. //--------------------------------------------------------------------------------
  1080. genvar l;
  1081. generate
  1082. for (l=0; l<TrigPortsNum; l=l+1) begin :ExtPortsMux
  1083. Mux
  1084. #(
  1085. .CmdRegWidth (CmdRegWidth),
  1086. .PGenNum (PGenNum),
  1087. .TrigPortsNum (TrigPortsNum)
  1088. )
  1089. ExtPortsMux
  1090. (
  1091. .Rst_i (initRst),
  1092. .MuxCtrl_i (extTrigMuxCtrlArray[l]),
  1093. .DspTrigOut_i (DspTrigOut_i),
  1094. .DspStartCmd_i (startMeasSyncRR), //tut nichego nebilo 14.02.2023 zamknul suda startMeasSync
  1095. .IntTrig_i (intTrig1),
  1096. .IntTrig2_i (intTrig2),
  1097. .PulseBus_i (pulseBus),
  1098. .ExtPortsBus_i (Trig6to1_io),
  1099. .MuxOut_o (extPortsMuxedOut[l])
  1100. );
  1101. end
  1102. endgenerate
  1103. //--------------------------------------------------------------------------------
  1104. // SlowMod Out Muxer
  1105. //--------------------------------------------------------------------------------
  1106. Mux
  1107. #(
  1108. .CmdRegWidth (CmdRegWidth),
  1109. .PGenNum (PGenNum),
  1110. .TrigPortsNum (TrigPortsNum)
  1111. )
  1112. SlowModMux
  1113. (
  1114. .Rst_i (initRst),
  1115. .MuxCtrl_i (measNum2[18:14]),
  1116. .DspTrigOut_i (1'b0),
  1117. .DspStartCmd_i (1'b0),
  1118. .IntTrig_i (1'b0),
  1119. .IntTrig2_i (1'b0),
  1120. .PulseBus_i (pulseBus),
  1121. .ExtPortsBus_i (Trig6to1_io),
  1122. .MuxOut_o (slowMod)
  1123. );
  1124. //--------------------------------------------------------------------------------
  1125. // FastMod Out Muxer
  1126. //--------------------------------------------------------------------------------
  1127. Mux
  1128. #(
  1129. .CmdRegWidth (CmdRegWidth),
  1130. .PGenNum (PGenNum),
  1131. .TrigPortsNum (TrigPortsNum)
  1132. )
  1133. FastModMux
  1134. (
  1135. .Rst_i (initRst),
  1136. .MuxCtrl_i (measNum2[23:19]),
  1137. .DspTrigOut_i (1'b0),
  1138. .DspStartCmd_i (1'b0),
  1139. .IntTrig_i (1'b0),
  1140. .IntTrig2_i (1'b0),
  1141. .PulseBus_i (pulseBus),
  1142. .ExtPortsBus_i (Trig6to1_io),
  1143. .MuxOut_o (fastMod)
  1144. );
  1145. //--------------------------------------------------------------------------------
  1146. // Software Gating
  1147. //--------------------------------------------------------------------------------
  1148. Mux
  1149. #(
  1150. .CmdRegWidth (CmdRegWidth),
  1151. .PGenNum (PGenNum),
  1152. .TrigPortsNum (TrigPortsNum)
  1153. )
  1154. GatingMux
  1155. (
  1156. .Rst_i (initRst),
  1157. .MuxCtrl_i (muxCtrl3[19:15]),
  1158. .DspTrigOut_i (1'b0),
  1159. .DspStartCmd_i (1'b0),
  1160. .IntTrig_i (1'b0),
  1161. .IntTrig2_i (1'b0),
  1162. .PulseBus_i (pulseBus),
  1163. .ExtPortsBus_i (Trig6to1_io),
  1164. .MuxOut_o (gatingPulse)
  1165. );
  1166. //--------------------------------------------------------------------------------
  1167. // SampleStrobeMux
  1168. //--------------------------------------------------------------------------------
  1169. Mux
  1170. #(
  1171. .CmdRegWidth (CmdRegWidth),
  1172. .PGenNum (PGenNum),
  1173. .TrigPortsNum (TrigPortsNum)
  1174. )
  1175. SampleStrobeMux
  1176. (
  1177. .Rst_i (initRst),
  1178. .MuxCtrl_i (muxCtrl2[4:0]),
  1179. .DspTrigOut_i (1'b0),
  1180. .DspStartCmd_i (1'b0),
  1181. .IntTrig_i (intTrig1),
  1182. .IntTrig2_i (1'b0),
  1183. .PulseBus_i (pulseBus),
  1184. .ExtPortsBus_i (Trig6to1_io),
  1185. .MuxOut_o (sampleStrobe)
  1186. );
  1187. //--------------------------------------------------------------------------------
  1188. // SampleStrobeGenRstDemux
  1189. //--------------------------------------------------------------------------------
  1190. SampleStrobeGenRstDemux
  1191. #(
  1192. .CmdRegWidth (CmdRegWidth),
  1193. .PGenNum (PGenNum),
  1194. .TrigPortsNum (TrigPortsNum)
  1195. )
  1196. SampleStrobeGenRstDemux
  1197. (
  1198. .Rst_i (initRst),
  1199. .MuxCtrl_i (muxCtrl2[4:0]),
  1200. .GenRst_i (stopMeas),
  1201. .RstDemuxOut_o (pGenMeasRst)
  1202. );
  1203. //--------------------------------------------------------------------------------
  1204. // Active Port Selection
  1205. //--------------------------------------------------------------------------------
  1206. ActivePortSelector ActivePortSel
  1207. (
  1208. .Rst_i (initRst),
  1209. .Mod_i (slowMod),
  1210. .Ctrl_i (measCtrl[7:4]),
  1211. .Ctrl_o (modKeyCtrl)
  1212. );
  1213. //--------------------------------------------------------------------------------
  1214. // Debug led
  1215. //--------------------------------------------------------------------------------
  1216. always @(posedge gclk) begin
  1217. if (initRst) begin
  1218. testCnt <= 32'b0;
  1219. end else if (testCnt != TESTCNTPARAM) begin
  1220. testCnt <= testCnt+1;
  1221. end else begin
  1222. testCnt <= 32'd0;
  1223. end
  1224. end
  1225. always @(posedge gclk) begin
  1226. if (initRst) begin
  1227. ledReg <= 1'b0;
  1228. end else if ((testCnt == TESTCNTPARAM-1)) begin
  1229. ledReg <= ~ledReg;
  1230. end
  1231. end
  1232. endmodule