DspInterface.v 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330
  1. `timescale 1ns / 1ps
  2. //////////////////////////////////////////////////////////////////////////////////
  3. // company:
  4. // engineer:
  5. //
  6. // create date: 16:37:06 07/11/2019
  7. // design name:
  8. // module name: dsp_linkport_interface
  9. // project name:
  10. // target devices:
  11. // tool versions:
  12. // description:
  13. //
  14. // dependencies:
  15. //
  16. // revision:
  17. // revision 0.01 - file created
  18. // additional comments:
  19. //
  20. //////////////////////////////////////////////////////////////////////////////////
  21. module DspInterface
  22. #(
  23. parameter AdcDataWidth = 14,
  24. parameter ExtAdcDataWidth = 16,
  25. parameter ODataWidth = 16,
  26. parameter ResultWidth = 40,
  27. parameter ChNum = 16,
  28. parameter CmdRegWidth = 32,
  29. parameter CmdDataRegWith = 24,
  30. parameter HeaderWidth = 7,
  31. parameter DataCntWidth = 5,
  32. parameter CmdWidth = 3
  33. )
  34. (
  35. input Clk_i,
  36. input Rst_i,
  37. input OscWind_i,
  38. input StartMeasDsp_i,
  39. input DspReadyForRx_i,
  40. input [31:0] MeasNum_i,
  41. input Mosi_i,
  42. input Sck_i,
  43. input Ss_i,
  44. input Mode_i,
  45. input [CmdWidth-2:0] PortSel_i,
  46. input [CmdWidth-1:0] DecimFactor_i,
  47. input [CmdRegWidth-1:0] IfFtwL_i,
  48. input [CmdRegWidth-1:0] IfFtwH_i,
  49. output OscDataRdFlag_o,
  50. input [AdcDataWidth-1:0] Adc1ChT1Data_i,
  51. input [AdcDataWidth-1:0] Adc1ChR1Data_i,
  52. input [AdcDataWidth-1:0] Adc2ChR2Data_i,
  53. input [AdcDataWidth-1:0] Adc2ChT2Data_i,
  54. output Mosi_o,
  55. output Sck_o,
  56. output Ss0_o,
  57. output Ss1_o,
  58. input Miso_i,
  59. output Miso_o,
  60. output [CmdRegWidth-1:0] CmdDataReg_o,
  61. output CmdDataVal_o,
  62. input [CmdDataRegWith-1:0] AnsReg_i,
  63. output [HeaderWidth-1:0] AnsAddr_o,
  64. output LpOutFs_o,
  65. output LpOutClk_o,
  66. output [ODataWidth-1:0] LpOutData_o,
  67. input [ResultWidth-1:0] Adc1T1ImResult_i,
  68. input [ResultWidth-1:0] Adc1T1ReResult_i,
  69. input [ResultWidth-1:0] Adc1R1ImResult_i,
  70. input [ResultWidth-1:0] Adc1R1ReResult_i,
  71. input [ResultWidth-1:0] Adc2R2ImResult_i,
  72. input [ResultWidth-1:0] Adc2R2ReResult_i,
  73. input [ResultWidth-1:0] Adc2T2ImResult_i,
  74. input [ResultWidth-1:0] Adc2T2ReResult_i,
  75. input [ChNum-1:0] ServiseRegData_i,
  76. input LpOutStart_i
  77. );
  78. //================================================================================
  79. // REG/WIRE
  80. //================================================================================
  81. wire [ResultWidth*(ChNum*2)-1:0] measDataBus;
  82. wire [ResultWidth*(ChNum*2)-1:0] fftDataBus;
  83. wire [ResultWidth*(ChNum*2)-1:0] bypassDataBus;
  84. reg [ResultWidth*(ChNum*2)-1:0] dataForFifo;
  85. reg dataForFifoVal;
  86. wire fftDataBusVal;
  87. wire bypassDataBusVal;
  88. wire [ResultWidth*(ChNum*2)-1:0] measDataBusTx;
  89. wire measDataValTx;
  90. wire ppiBusy;
  91. reg signed [15:0] adc1ChT1DataExt;
  92. reg signed [15:0] adc1ChR1DataExt;
  93. reg signed [15:0] adc2ChR2DataExt;
  94. reg signed [15:0] adc2ChT2DataExt;
  95. reg signed [AdcDataWidth-1:0] currDataChannel;
  96. wire signed [AdcDataWidth-1:0] testData;
  97. wire signed [15:0] filteredDecimDataI;
  98. wire signed [15:0] filteredDecimDataQ;
  99. wire filteredDecimDataVal;
  100. //================================================================================
  101. // ASSIGNMENTS
  102. //================================================================================
  103. assign measDataBus [(ResultWidth*(ChNum*2-7))-1-:ResultWidth] = Adc1T1ImResult_i;
  104. assign measDataBus [(ResultWidth*(ChNum*2-6))-1-:ResultWidth] = Adc1T1ReResult_i;
  105. assign measDataBus [(ResultWidth*(ChNum*2-5))-1-:ResultWidth] = Adc1R1ImResult_i;
  106. assign measDataBus [(ResultWidth*(ChNum*2-4))-1-:ResultWidth] = Adc1R1ReResult_i;
  107. assign measDataBus [(ResultWidth*(ChNum*2-3))-1-:ResultWidth] = Adc2T2ImResult_i;
  108. assign measDataBus [(ResultWidth*(ChNum*2-2))-1-:ResultWidth] = Adc2T2ReResult_i;
  109. assign measDataBus [(ResultWidth*(ChNum*2-1))-1-:ResultWidth] = Adc2R2ImResult_i;
  110. assign measDataBus [(ResultWidth*(ChNum*2-0))-1-:ResultWidth] = Adc2R2ReResult_i;
  111. assign OscDataRdFlag_o = measDataValTx;
  112. //================================================================================
  113. // CODING
  114. //================================================================================
  115. reg oscWindR;
  116. reg [15:0] testPatternData;
  117. wire oscWindNeg = (!OscWind_i&oscWindR);
  118. always @(posedge Clk_i) begin
  119. if (!Rst_i) begin
  120. oscWindR <= OscWind_i;
  121. end else begin
  122. oscWindR <= 0;
  123. end
  124. end
  125. always @(posedge Clk_i) begin
  126. if (!Rst_i) begin
  127. if (oscWindNeg) begin
  128. testPatternData <= ~testPatternData;
  129. end
  130. end else begin
  131. testPatternData <= 16'h1fff;
  132. end
  133. end
  134. always @(posedge Clk_i) begin
  135. if (!Rst_i) begin
  136. case(PortSel_i)
  137. 0: begin
  138. // currDataChannel <= testPatternData;
  139. currDataChannel <= Adc1ChT1Data_i;
  140. end
  141. 1: begin
  142. currDataChannel <= Adc1ChR1Data_i;
  143. end
  144. 2: begin
  145. currDataChannel <= Adc2ChT2Data_i;
  146. end
  147. 3: begin
  148. currDataChannel <= Adc2ChR2Data_i;
  149. end
  150. endcase
  151. end else begin
  152. currDataChannel <= 0;
  153. end
  154. end
  155. SlaveSpi
  156. #(
  157. .CmdRegWidth (CmdRegWidth),
  158. .DataCntWidth (DataCntWidth),
  159. .HeaderWidth (HeaderWidth)
  160. )
  161. DspSlaveSpi
  162. (
  163. .Clk_i (Clk_i),
  164. .Rst_i (Rst_i),
  165. .Data_o (CmdDataReg_o),
  166. .Val_o (CmdDataVal_o),
  167. .Mosi_i (Mosi_i),
  168. .Sck_i (Sck_i),
  169. .Ss_i (Ss_i),
  170. .Mosi_o (Mosi_o),
  171. .Sck_o (Sck_o),
  172. .Ss0_o (Ss0_o),
  173. .Ss1_o (Ss1_o),
  174. .AnsAddr_o (AnsAddr_o),
  175. .AnsReg_i (AnsReg_i),
  176. .Miso_i (Miso_i),
  177. .Miso_o (Miso_o)
  178. );
  179. DecimFilterWrapper DecimFilter
  180. (
  181. .Clk_i (Clk_i),
  182. .Rst_i (Rst_i),
  183. .OscWind_i (OscWind_i),
  184. .DecimFactor_i (DecimFactor_i),
  185. .IfFtwL_i (IfFtwL_i),
  186. .IfFtwH_i (IfFtwH_i),
  187. .AdcData_i (currDataChannel),
  188. // .TestData_o (testData),
  189. .FilteredAdcDataI_o (filteredDecimDataI),
  190. .FilteredAdcDataQ_o (filteredDecimDataQ),
  191. .FilteredDataVal_o (filteredDecimDataVal)
  192. );
  193. // FftDataFormer FftDataFormerInst
  194. // (
  195. // .Clk_i (Clk_i),
  196. // .Rst_i (Rst_i),
  197. // .OscWind_i (OscWind_i),
  198. // .MeasNum_i (MeasNum_i),
  199. // .AdcData_i ({filteredDecimDataI,filteredDecimDataQ}),
  200. // .AdcData_i ({testPatternData,testPatternData}),
  201. // .AdcDataVal_i (filteredDecimDataVal),
  202. // .OscDataBus_o (fftDataBus),
  203. // .OscDataBusVal_o (fftDataBusVal)
  204. // );
  205. // OscDataFormer BypassDataFormer
  206. // (
  207. // .Clk_i (Clk_i),
  208. // .Rst_i (Rst_i),
  209. // .OscWind_i (OscWind_i),
  210. // .MeasNum_i (MeasNum_i),
  211. // .AdcData_i (currDataChannel),
  212. // .OscDataBus_o (bypassDataBus),
  213. // .OscDataBusVal_o (bypassDataBusVal)
  214. // );
  215. always @(posedge Clk_i) begin
  216. if (!Rst_i) begin
  217. if (Mode_i) begin
  218. if (DecimFactor_i == 0) begin
  219. dataForFifo <= bypassDataBus;
  220. dataForFifoVal <= bypassDataBusVal;
  221. end else begin
  222. dataForFifo <= fftDataBus;
  223. dataForFifoVal <= fftDataBusVal;
  224. end
  225. end else begin
  226. dataForFifo <= measDataBus;
  227. dataForFifoVal <= LpOutStart_i;
  228. end
  229. end else begin
  230. dataForFifo <= 0;
  231. dataForFifoVal <= 0;
  232. end
  233. end
  234. MeasDataFifoWrapper
  235. #(
  236. .DataWidth (ResultWidth),
  237. .ChNum (ChNum)
  238. )
  239. MeasDataFifoInst
  240. (
  241. .Clk_i (Clk_i),
  242. .Rst_i (Rst_i),
  243. .PpiBusy_i (ppiBusy),
  244. .MeasNum_i (MeasNum_i),
  245. .StartMeasDsp_i (StartMeasDsp_i),
  246. .DspReadyForRx_i(DspReadyForRx_i),
  247. .MeasDataBus_i (measDataBus),
  248. // .MeasDataBus_i (dataForFifo),
  249. .MeasDataVal_i (LpOutStart_i),
  250. // .MeasDataVal_i (dataForFifoVal),
  251. .MeasDataBus_o (measDataBusTx),
  252. .MeasDataVal_o (measDataValTx)
  253. );
  254. DspPpiOut
  255. #(
  256. .ODataWidth (ODataWidth),
  257. .ResultWidth (ResultWidth),
  258. .ChNum (ChNum)
  259. )
  260. MeasDataPpiOut
  261. (
  262. .Rst_i (Rst_i),
  263. .Clk_i (Clk_i),
  264. .MeasDataBus_i (measDataBusTx),
  265. .ServiseRegData_i (ServiseRegData_i),
  266. .PpiBusy_o (ppiBusy),
  267. .LpOutStart_i (measDataValTx),
  268. .LpOutClk_o (LpOutClk_o),
  269. .LpOutFs_o (LpOutFs_o),
  270. .LpOutData_o (LpOutData_o)
  271. );
  272. endmodule