SpiSubSystem.v 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222
  1. //////////////////////////////////////////////////////////////////////////////////
  2. // Company: TAIR
  3. // Engineer:
  4. //
  5. // Create Date: 10/30/2023 11:24:31 AM
  6. // Design Name:
  7. // Module Name: SpiSubSystem
  8. // Project Name: S5443_V3_FPGA3
  9. // Target Devices: BOARD: BY5443v3. FPGA: xc7s25csga225-2
  10. // Tool Versions:
  11. // Description:
  12. //
  13. // Dependencies:
  14. //
  15. // Revision:
  16. // Revision 1.0 - File Created
  17. // Additional Comments:
  18. //
  19. //////////////////////////////////////////////////////////////////////////////////
  20. module SpiSubSystem #(
  21. parameter STAGES = 3,
  22. parameter CMD_REG_WIDTH = 32,
  23. parameter ADDR_REG_WIDTH = 12,
  24. parameter WIDTH = 1
  25. )
  26. (
  27. input Clk123_i,
  28. input SpiClk_i,
  29. input TxEn_i,
  30. input FifoRxRst_i,
  31. input FifoTxRst_i,
  32. input FifoRxRstRdPtr_i,
  33. input FifoTxRstWrPtr_i,
  34. input SmcAre_i,
  35. input SmcAwe_i,
  36. input [ADDR_REG_WIDTH-1:0] SmcAddr_i,
  37. input ToFifoVal_i,
  38. input [CMD_REG_WIDTH-1:0] ToFifoData_i,
  39. input [1:0] WidthSel_i,
  40. input PulsePol_i,
  41. input ClockPhase_i,
  42. input EndianSel_i,
  43. input Lag_i,
  44. input Lead_i,
  45. input SelSt_i,
  46. input [5:0] Stop_i,
  47. input Assel_i,
  48. input ChipSelFpga_i,
  49. input ChipSelFlash_i,
  50. input SpiMode_i,
  51. input SpiEn_i,
  52. output [CMD_REG_WIDTH-1:0] TxFifoCtrlReg_o,
  53. output [CMD_REG_WIDTH-1:0] RxFifoCtrlReg_o,
  54. output [CMD_REG_WIDTH-1:0] DataFromRxFifo_o,
  55. output Sck_o,
  56. output Ss_o,
  57. output SsFlash_o,
  58. output Mosi0_o,
  59. inout Mosi1_io,
  60. output Mosi2_o,
  61. output Mosi3_o
  62. );
  63. //================================================================================
  64. // REG/WIRE
  65. //================================================================================
  66. wire [CMD_REG_WIDTH-1:0] toSpiData;
  67. wire emptyFlagTx;
  68. wire initRst;
  69. wire sckR;
  70. wire ssR;
  71. wire mosi0R;
  72. wire valToTxR;
  73. wire valToRxR;
  74. wire sckQ;
  75. wire ssQ;
  76. wire mosi0Q;
  77. wire valToTxQ;
  78. wire valToTxFifoRead;
  79. wire valToRxFifoWrite;
  80. wire [CMD_REG_WIDTH-1:0] dataToRxFifo;
  81. //================================================================================
  82. // ASSIGNMENTS
  83. //================================================================================
  84. assign valToTxFifoRead = (SpiMode_i) ? valToTxQ : valToTxR;
  85. assign Mosi1_io = (SpiMode_i) ? mosi1_o : 1'bz;
  86. //================================================================================
  87. // CODING
  88. //================================================================================
  89. InitRst InitRst_inst
  90. (
  91. .clk_i (SpiClk_i),
  92. .signal_o (initRst)
  93. );
  94. Sync1bit #(
  95. .WIDTH (1),
  96. .STAGES (STAGES)
  97. ) Sync1bit_inst
  98. (
  99. .ClkFast_i (Clk123_i),
  100. .ClkSlow_i (SpiClk_i),
  101. .TxEn_i (TxEn_i),
  102. .TxEn_o (spiTxEnSync)
  103. );
  104. DataFifoWrapper #(
  105. .STAGES (STAGES)
  106. ) DataFifoWrapper
  107. (
  108. .WrClk_i (Clk123_i),
  109. .RdClk_i (SpiClk_i),
  110. .FifoRxRst_i (FifoRxRst_i),
  111. .FifoTxRst_i (FifoTxRst_i),
  112. .FifoRxRstRdPtr_i (FifoRxRstRdPtr_i),
  113. .FifoTxRstWrPtr_i (FifoTxRstWrPtr_i),
  114. .SmcAre_i (SmcAre_i),
  115. .SmcAwe_i (SmcAwe_i),
  116. .SmcAddr_i (SmcAddr_i),
  117. .ToFifoVal_i (ToFifoVal_i),
  118. .ToFifoRxData_i (dataToRxFifo),
  119. .ToFifoRxWriteVal_i (valToRxR),
  120. .ToFifoTxReadVal_i (valToTxFifoRead),
  121. .ToFifoData_i (ToFifoData_i),
  122. .TxFifoCtrlReg_o (TxFifoCtrlReg_o),
  123. .RxFifoCtrlReg_o (RxFifoCtrlReg_o),
  124. .EmptyFlagTx_o (emptyFlagTx),
  125. .DataFromRxFifo_o (DataFromRxFifo_o),
  126. .ToSpiData_o (toSpiData)
  127. );
  128. SPIm SPIm_inst (
  129. .Clk_i (SpiClk_i),
  130. .Start_i (spiTxEnSync),
  131. .Rst_i (initRst | SpiMode_i | !SpiEn_i),
  132. .EmptyFlag_i (emptyFlagTx),
  133. .SpiData_i (toSpiData),
  134. .WidthSel_i (WidthSel_i),
  135. .PulsePol_i (PulsePol_i),
  136. .ClockPhase_i (ClockPhase_i),
  137. .EndianSel_i (EndianSel_i),
  138. .Lag_i (Lag_i),
  139. .Lead_i (Lead_i),
  140. .Stop_i (Stop_i),
  141. .SelSt_i (SelSt_i),
  142. .Sck_o (sckR),
  143. .Ss_o (ssR),
  144. .Mosi0_o (mosi0R),
  145. .Val_o (valToTxR)
  146. );
  147. SPIs SPIs_inst (
  148. .Clk_i (SpiClk_i),
  149. .Rst_i (initRst | SpiMode_i),
  150. .Sck_i (sckR),
  151. .Ss_i (ssR),
  152. .Mosi0_i (Mosi1_io),
  153. .WidthSel_i (WidthSel_i),
  154. .EndianSel_i (EndianSel_i),
  155. .SelSt_i (SelSt_i),
  156. .DataToRxFifo_o (dataToRxFifo),
  157. .Val_o (valToRxR)
  158. );
  159. QuadSPIm QuadSPIm_inst (
  160. .Clk_i (SpiClk_i),
  161. .Start_i (spiTxEnSync),
  162. .Rst_i (initRst | !SpiMode_i | !SpiEn_i),
  163. .EmptyFlag_i (emptyFlagTx),
  164. .SpiData_i (toSpiData),
  165. .WidthSel_i (WidthSel_i),
  166. .PulsePol_i (PulsePol_i),
  167. .ClockPhase_i (ClockPhase_i),
  168. .EndianSel_i (EndianSel_i),
  169. .Lag_i (Lag_i),
  170. .Lead_i (Lead_i),
  171. .Stop_i (Stop_i),
  172. .SelSt_i (SelSt_i),
  173. .Sck_o (sckQ),
  174. .Ss_o (ssQ),
  175. .Mosi0_o (mosi0Q),
  176. .Mosi1_o (mosi1_o),
  177. .Mosi2_o (Mosi2_o),
  178. .Mosi3_o (Mosi3_o),
  179. .Val_o (valToTxQ)
  180. );
  181. SpiLinesMuxer SpiLinesMuxer (
  182. .SsR_i (ssR),
  183. .SsQ_i (ssQ),
  184. .SckR_i (sckR),
  185. .SckQ_i (sckQ),
  186. .Mosi0R_i (mosi0R),
  187. .Mosi0Q_i (mosi0Q),
  188. .ChipSelFpga_i (ChipSelFpga_i),
  189. .ChipSelFlash_i (ChipSelFlash_i),
  190. .Assel_i (Assel_i),
  191. .SpiMode_i (SpiMode_i),
  192. .Ss_o (Ss_o),
  193. .SsFlash_o (SsFlash_o),
  194. .Sck_o (Sck_o),
  195. .Mosi0_o (Mosi0_o)
  196. );
  197. endmodule