QuadSPIs_tb.v 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275
  1. `timescale 1ns / 1ps
  2. module QuadSPIs_tb ();
  3. reg Clk70_i;
  4. reg Clk50_i;
  5. wire Sck_i;
  6. wire Rst_i;
  7. reg[7:0] mosiReg0_tb;
  8. reg[7:0] mosiReg1_tb;
  9. reg[7:0] mosiReg2_tb;
  10. reg[7:0] mosiReg3_tb;
  11. reg [7:0] Mosi0_i;
  12. reg [7:0] Mosi1_i;
  13. reg [7:0] Mosi2_i;
  14. reg [7:0] Mosi3_i;
  15. reg EnEdge_i;
  16. reg Ss;
  17. reg SSr;
  18. reg SSm;
  19. reg Start_i;
  20. reg startFlag;
  21. reg [5:0] ssCnt;
  22. reg [3:0] ssNum;
  23. reg [1:0] WidthSel_i;
  24. reg [31:0] SPIdata;
  25. // assign Mosi0_i = (!Ss) ? (mosiReg3_tb[7]):1'b0;
  26. // assign Mosi1_i = (!Ss) ? (mosiReg2_tb[7]):1'b0;
  27. // assign Mosi2_i = (!Ss) ? (mosiReg1_tb[7]):1'b0;
  28. // assign Mosi3_i = (!Ss) ? (mosiReg0_tb[7]):1'b0;
  29. assign Sck_i = (!Ss) ? (Clk70_i) : 1'b0;
  30. // always #(24.390243902439/2) Clk70_i = ~Clk70_i;// 41Mhz
  31. always #(14.285714285714/2) Clk70_i = ~Clk70_i;// 70Mhz
  32. // always #10 Clk70_i = ~Clk70_i;// 50 Mhz
  33. always #10 Clk50_i = ~Clk50_i;
  34. always @(*) begin
  35. case (WidthSel_i)
  36. 0 : begin
  37. Mosi0_i = (!Ss) ? (mosiReg3_tb[1]):1'b0;
  38. Mosi1_i = (!Ss) ? (mosiReg2_tb[1]):1'b0;
  39. Mosi2_i = (!Ss) ? (mosiReg1_tb[1]):1'b0;
  40. Mosi3_i = (!Ss) ? (mosiReg0_tb[1]):1'b0;
  41. end
  42. 1 : begin
  43. Mosi0_i = (!Ss) ? (mosiReg3_tb[3]):1'b0;
  44. Mosi1_i = (!Ss) ? (mosiReg2_tb[3]):1'b0;
  45. Mosi2_i = (!Ss) ? (mosiReg1_tb[3]):1'b0;
  46. Mosi3_i = (!Ss) ? (mosiReg0_tb[3]):1'b0;
  47. end
  48. 2 : begin
  49. Mosi0_i = (!Ss) ? (mosiReg3_tb[5]):1'b0;
  50. Mosi1_i = (!Ss) ? (mosiReg2_tb[5]):1'b0;
  51. Mosi2_i = (!Ss) ? (mosiReg1_tb[5]):1'b0;
  52. Mosi3_i = (!Ss) ? (mosiReg0_tb[5]):1'b0;
  53. end
  54. 3 : begin
  55. Mosi0_i = (!Ss) ? (mosiReg3_tb[7]):1'b0;
  56. Mosi1_i = (!Ss) ? (mosiReg2_tb[7]):1'b0;
  57. Mosi2_i = (!Ss) ? (mosiReg1_tb[7]):1'b0;
  58. Mosi3_i = (!Ss) ? (mosiReg0_tb[7]):1'b0;
  59. end
  60. endcase
  61. end
  62. initial begin
  63. Clk70_i = 1'b1;
  64. // Clk70_i = 1'b0;//50 Mhz out of phase with src clk
  65. Clk50_i = 1'b1;
  66. Start_i = 1'b0;
  67. EnEdge_i = 1'b1;
  68. SPIdata = {1'h0, 7'h2a, 8'haa,8'h00,8'haa};
  69. WidthSel_i = 2'b11;
  70. #100Start_i = 1'b1;
  71. #500 Start_i = 1'b0;
  72. #600 Start_i = 1'b1;
  73. SPIdata = {1'h1, 7'h29, 24'd520050};
  74. #100 Start_i = 1'b0;
  75. #1500 Start_i = 1'b1;
  76. SPIdata = {1'h0, 7'h2a, 24'd10};
  77. #100 Start_i = 1'b0;
  78. end
  79. always @(posedge Clk70_i) begin
  80. if (Rst_i) begin
  81. SSr <=1'b0;
  82. end
  83. else begin
  84. SSr <= Ss;
  85. end
  86. end
  87. always @(posedge Clk70_i) begin
  88. if (Rst_i) begin
  89. startFlag <= 1'b0;
  90. end
  91. else begin
  92. if (!Start_i) begin
  93. startFlag <= 1'b1;
  94. end
  95. else begin
  96. startFlag <= 1'b0;
  97. end
  98. end
  99. end
  100. always @(*) begin
  101. if (Rst_i) begin
  102. ssNum = 1'b0;
  103. end
  104. else begin
  105. case (WidthSel_i)
  106. 0 : begin
  107. ssNum = 2;
  108. end
  109. 1 : begin
  110. ssNum = 4;
  111. end
  112. 2 : begin
  113. ssNum = 6;
  114. end
  115. 3 : begin
  116. ssNum = 8;
  117. end
  118. endcase
  119. end
  120. end
  121. always @(posedge Clk70_i) begin
  122. if (Rst_i) begin
  123. ssCnt <= 1'b0;
  124. end
  125. else if (ssCnt < ssNum && startFlag ) begin
  126. ssCnt <= ssCnt + 1'b1;
  127. end
  128. else begin
  129. if (ssCnt == ssNum-1 || !startFlag) begin
  130. ssCnt <= 1'b0;
  131. end
  132. end
  133. end
  134. always @(negedge Clk70_i) begin
  135. if (Rst_i) begin
  136. Ss <= 1'b1;
  137. end
  138. else begin
  139. if (ssCnt < ssNum && startFlag ) begin
  140. Ss <= 1'b0;
  141. end
  142. else begin
  143. Ss <= 1'b1;
  144. end
  145. end
  146. end
  147. always @(negedge Clk70_i) begin
  148. if (Rst_i) begin
  149. mosiReg0_tb <= SPIdata[31:24];
  150. end
  151. else begin
  152. if (!SSr) begin
  153. mosiReg0_tb <= { mosiReg0_tb[6:0],1'b0 };
  154. end
  155. else begin
  156. mosiReg0_tb <= SPIdata[31:24];
  157. end
  158. end
  159. end
  160. always @(negedge Clk70_i) begin
  161. if (Rst_i) begin
  162. mosiReg1_tb <= SPIdata[23:16];
  163. end
  164. else begin
  165. if (!SSr) begin
  166. mosiReg1_tb <= { mosiReg1_tb[6:0],1'b0 };
  167. end
  168. else begin
  169. mosiReg1_tb <= SPIdata[23:16];
  170. end
  171. end
  172. end
  173. always @(negedge Clk70_i) begin
  174. if (Rst_i) begin
  175. mosiReg2_tb <= SPIdata[15:8];
  176. end
  177. else begin
  178. if (!SSr) begin
  179. mosiReg2_tb <= { mosiReg2_tb[6:0],1'b0 };
  180. end
  181. else begin
  182. mosiReg2_tb <= SPIdata[15:8];
  183. end
  184. end
  185. end
  186. always @(negedge Clk70_i) begin
  187. if (Rst_i) begin
  188. mosiReg3_tb <= SPIdata[7:0];
  189. end
  190. else begin
  191. if (!SSr) begin
  192. mosiReg3_tb <= { mosiReg3_tb[6:0],1'b0 };
  193. end
  194. else begin
  195. mosiReg3_tb <= SPIdata[7:0];
  196. end
  197. end
  198. end
  199. QuadSPIs QuadSPI_inst (
  200. .Sck_i(Sck_i),
  201. .Clk_i(Clk50_i),
  202. .Rst_i(Rst_i),
  203. .Ss_i(Ss),
  204. .WidthSel_i(WidthSel_i),
  205. .Mosi0_i(Mosi0_i),
  206. .Mosi1_i(Mosi1_i),
  207. .Mosi2_i(Mosi2_i),
  208. .Mosi3_i(Mosi3_i),
  209. .EnEdge_i(EnEdge_i),
  210. .PulsePol_i(1'b0)
  211. );
  212. InitRst InitRst_inst (
  213. .clk_i(Clk50_i),
  214. .signal_o(Rst_i)
  215. );
  216. endmodule