SmcRx.v 2.0 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697
  1. `timescale 1ns / 1ps
  2. //////////////////////////////////////////////////////////////////////////////////
  3. // Company:
  4. // Engineer:
  5. //
  6. // Create Date: 10.10.2018 01:07:38
  7. // Design Name:
  8. // Module Name: sram_ctrl2
  9. // Project Name:
  10. // Target Devices:
  11. // Tool Versions:
  12. // Description:
  13. //
  14. // Dependencies:
  15. //
  16. // Revision:
  17. // Revision 0.01 - File Created
  18. // Additional Comments:
  19. //
  20. //////////////////////////////////////////////////////////////////////////////////
  21. module SmcRx
  22. #(
  23. parameter DataInOutWidth = 16,
  24. parameter AddrWidth = 12
  25. )
  26. (
  27. input Clk_i,
  28. input Rst_i,
  29. inout [DataInOutWidth-1:0] SmcD_i,
  30. input [AddrWidth-2:0] SmcA_i,
  31. input SmcAwe_i,
  32. input SmcAmsN_i,
  33. input SmcAoe_i,
  34. input SmcAre_i,
  35. input [1:0] SmcBe_i,
  36. input [DataInOutWidth-1:0] AnsData_i,
  37. output [DataInOutWidth-1:0] Data_o,
  38. output [AddrWidth-1:0] Addr_o,
  39. output Val_o
  40. );
  41. //================================================================================
  42. // REG/WIRE
  43. reg [DataInOutWidth-1:0] inDataReg;
  44. reg [AddrWidth-1:0] addrReg;
  45. reg valReg;
  46. reg [DataInOutWidth-1:0] outDataReg;
  47. //================================================================================
  48. // LOCALPARAM
  49. //================================================================================
  50. // ASSIGNMENTS
  51. assign Data_o = inDataReg;
  52. assign Addr_o = addrReg;
  53. assign Val_o = valReg;
  54. assign SmcD_i = (!SmcAoe_i && !SmcAre_i)? AnsData_i:16'bz;
  55. assign SmcD_i = (!SmcAoe_i && !SmcAre_i)? AnsData_i:16'bz;
  56. //================================================================================
  57. // CODING
  58. always @(posedge Clk_i) begin
  59. if (!Rst_i) begin
  60. if (!SmcAmsN_i) begin
  61. if (!SmcAwe_i) begin
  62. addrReg <= {SmcA_i,1'b0};
  63. inDataReg <= SmcD_i;
  64. valReg <= 1'b1;
  65. end else begin
  66. valReg <= 0;
  67. end
  68. if (!SmcAoe_i) begin
  69. addrReg <= {SmcA_i,1'b0};
  70. outDataReg <= AnsData_i;
  71. end
  72. end
  73. else begin
  74. valReg <= 0;
  75. end
  76. end else begin
  77. inDataReg <= 0;
  78. outDataReg <= 0;
  79. addrReg <= 0;
  80. valReg <= 0;
  81. end
  82. end
  83. endmodule