| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506 |
- module RegMap #(
- parameter CmdRegWidth = 32,
- parameter AddrRegWidth = 12
- )
- (
- input [CmdRegWidth/2-1:0] Data_i,
- input [AddrRegWidth-1:0] Addr_i,
- input Val_i,
-
- input Clk_i,
- input Rst_i,
- input [1:0] SmcBe_i,
- output [CmdRegWidth/2-1:0] Spi0CtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi0ClkReg_o,
- output [CmdRegWidth/2-1:0] Spi0CsDelayReg_o,
- output [CmdRegWidth/2-1:0] Spi0CsCtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi0TxFifoCtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi0RxFifoCtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi0TxFifoReg_o,
- output [CmdRegWidth/2-1:0] Spi0RxFifoReg_o,
- output [CmdRegWidth/2-1:0] Spi1CtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi1ClkReg_o,
- output [CmdRegWidth/2-1:0] Spi1CsDelayReg_o,
- output [CmdRegWidth/2-1:0] Spi1CsCtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi1TxFifoCtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi1RxFifoCtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi1TxFifoReg_o,
- output [CmdRegWidth/2-1:0] Spi1RxFifoReg_o,
- output [CmdRegWidth/2-1:0] Spi2CtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi2ClkReg_o,
- output [CmdRegWidth/2-1:0] Spi2CsDelayReg_o,
- output [CmdRegWidth/2-1:0] Spi2CsCtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi2TxFifoCtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi2RxFifoCtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi2TxFifoReg_o,
- output [CmdRegWidth/2-1:0] Spi2RxFifoReg_o,
-
- output [CmdRegWidth/2-1:0] Spi3CtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi3ClkReg_o,
- output [CmdRegWidth/2-1:0] Spi3CsDelayReg_o,
- output [CmdRegWidth/2-1:0] Spi3CsCtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi3TxFifoCtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi3RxFifoCtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi3TxFifoReg_o,
- output [CmdRegWidth/2-1:0] Spi3RxFifoReg_o,
- output [CmdRegWidth/2-1:0] Spi4CtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi4ClkReg_o,
- output [CmdRegWidth/2-1:0] Spi4CsDelayReg_o,
- output [CmdRegWidth/2-1:0] Spi4CsCtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi4TxFifoCtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi4RxFifoCtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi4TxFifoReg_o,
- output [CmdRegWidth/2-1:0] Spi4RxFifoReg_o,
-
- output [CmdRegWidth/2-1:0] Spi5CtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi5ClkReg_o,
- output [CmdRegWidth/2-1:0] Spi5CsDelayReg_o,
- output [CmdRegWidth/2-1:0] Spi5CsCtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi5TxFifoCtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi5RxFifoCtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi5TxFifoReg_o,
- output [CmdRegWidth/2-1:0] Spi5RxFifoReg_o,
- output [CmdRegWidth/2-1:0] Spi6CtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi6ClkReg_o,
- output [CmdRegWidth/2-1:0] Spi6CsDelayReg_o,
- output [CmdRegWidth/2-1:0] Spi6CsCtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi6TxFifoCtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi6RxFifoCtrlReg_o,
- output [CmdRegWidth/2-1:0] Spi6TxFifoReg_o,
- output [CmdRegWidth/2-1:0] Spi6RxFifoReg_o,
- output [CmdRegWidth/2-1:0] SpiTxRxEnReg_o,
- output [CmdRegWidth-1:0] GPIOAReg_o,
- output [CmdRegWidth/2-1:0] AnsDataReg_o,
- output Led_o
- );
- //================================================================================
- // REG/WIRE
- //================================================================================
- reg [CmdRegWidth/2-1:0] Spi0CtrlReg;
- reg [CmdRegWidth/2-1:0] Spi0ClkReg;
- reg [CmdRegWidth/2-1:0] Spi0CsDelayReg;
- reg [CmdRegWidth/2-1:0] Spi0CsCtrlReg;
- reg [CmdRegWidth/2-1:0] Spi0TxFifoCtrlReg;
- reg [CmdRegWidth/2-1:0] Spi0RxFifoCtrlReg;
- reg [CmdRegWidth/2-1:0] Spi0TxFifoReg;
- reg [CmdRegWidth/2-1:0] Spi0RxFifoReg;
- reg [CmdRegWidth/2-1:0] Spi1CtrlReg;
- reg [CmdRegWidth/2-1:0] Spi1ClkReg;
- reg [CmdRegWidth/2-1:0] Spi1CsDelayReg;
- reg [CmdRegWidth/2-1:0] Spi1CsCtrlReg;
- reg [CmdRegWidth/2-1:0] Spi1TxFifoCtrlReg;
- reg [CmdRegWidth/2-1:0] Spi1RxFifoCtrlReg;
- reg [CmdRegWidth/2-1:0] Spi1TxFifoReg;
- reg [CmdRegWidth/2-1:0] Spi1RxFifoReg;
- reg [CmdRegWidth/2-1:0] Spi2CtrlReg;
- reg [CmdRegWidth/2-1:0] Spi2ClkReg;
- reg [CmdRegWidth/2-1:0] Spi2CsDelayReg;
- reg [CmdRegWidth/2-1:0] Spi2CsCtrlReg;
- reg [CmdRegWidth/2-1:0] Spi2TxFifoCtrlReg;
- reg [CmdRegWidth/2-1:0] Spi2RxFifoCtrlReg;
- reg [CmdRegWidth/2-1:0] Spi2TxFifoReg;
- reg [CmdRegWidth/2-1:0] Spi2RxFifoReg;
- reg [CmdRegWidth/2-1:0] Spi3CtrlReg;
- reg [CmdRegWidth/2-1:0] Spi3ClkReg;
- reg [CmdRegWidth/2-1:0] Spi3CsDelayReg;
- reg [CmdRegWidth/2-1:0] Spi3CsCtrlReg;
- reg [CmdRegWidth/2-1:0] Spi3TxFifoCtrlReg;
- reg [CmdRegWidth/2-1:0] Spi3RxFifoCtrlReg;
- reg [CmdRegWidth/2-1:0] Spi3TxFifoReg;
- reg [CmdRegWidth/2-1:0] Spi3RxFifoReg;
- reg [CmdRegWidth/2-1:0] Spi4CtrlReg;
- reg [CmdRegWidth/2-1:0] Spi4ClkReg;
- reg [CmdRegWidth/2-1:0] Spi4CsDelayReg;
- reg [CmdRegWidth/2-1:0] Spi4CsCtrlReg;
- reg [CmdRegWidth/2-1:0] Spi4TxFifoCtrlReg;
- reg [CmdRegWidth/2-1:0] Spi4RxFifoCtrlReg;
- reg [CmdRegWidth/2-1:0] Spi4TxFifoReg;
- reg [CmdRegWidth/2-1:0] Spi4RxFifoReg;
- reg [CmdRegWidth/2-1:0] Spi5CtrlReg;
- reg [CmdRegWidth/2-1:0] Spi5ClkReg;
- reg [CmdRegWidth/2-1:0] Spi5CsDelayReg;
- reg [CmdRegWidth/2-1:0] Spi5CsCtrlReg;
- reg [CmdRegWidth/2-1:0] Spi5TxFifoCtrlReg;
- reg [CmdRegWidth/2-1:0] Spi5RxFifoCtrlReg;
- reg [CmdRegWidth/2-1:0] Spi5TxFifoReg;
- reg [CmdRegWidth/2-1:0] Spi5RxFifoReg;
- reg [CmdRegWidth/2-1:0] Spi6CtrlReg;
- reg [CmdRegWidth/2-1:0] Spi6ClkReg;
- reg [CmdRegWidth/2-1:0] Spi6CsDelayReg;
- reg [CmdRegWidth/2-1:0] Spi6CsCtrlReg;
- reg [CmdRegWidth/2-1:0] Spi6TxFifoCtrlReg;
- reg [CmdRegWidth/2-1:0] Spi6RxFifoCtrlReg;
- reg [CmdRegWidth/2-1:0] Spi6TxFifoReg;
- reg [CmdRegWidth/2-1:0] Spi6RxFifoReg;
- (* dont_touch = "yes" *)reg [CmdRegWidth/2-1:0] SpiTxRxEnReg;
- reg [CmdRegWidth/2-1:0] GPIOAReg;
- reg [CmdRegWidth/2-1:0] GPIOARegS;
- (* dont_touch = "yes" *)reg [CmdRegWidth/2-1:0] ansReg;
- (* dont_touch = "yes" *)reg [CmdRegWidth/2-1:0] LedReg;
- //================================================================================
- // ASSIGNMENTS
- //================================================================================
- assign Spi0CtrlReg_o = Spi0CtrlReg;
- assign Spi0ClkReg_o = Spi0ClkReg;
- assign Spi0CsDelayReg_o = Spi0CsDelayReg;
- assign Spi0CsCtrlReg_o = Spi0CsCtrlReg;
- assign Spi0TxFifoCtrlReg_o = Spi0TxFifoCtrlReg;
- assign Spi0RxFifoCtrlReg_o = Spi0RxFifoCtrlReg;
- assign Spi0TxFifoReg_o = Spi0TxFifoReg;
- assign Spi0RxFifoReg_o = Spi0RxFifoReg;
- assign Spi1CtrlReg_o = Spi1CtrlReg;
- assign Spi1ClkReg_o = Spi1ClkReg;
- assign Spi1CsDelayReg_o = Spi1CsDelayReg;
- assign Spi1CsCtrlReg_o = Spi1CsCtrlReg;
- assign Spi1TxFifoCtrlReg_o = Spi1TxFifoCtrlReg;
- assign Spi1RxFifoCtrlReg_o = Spi1RxFifoCtrlReg;
- assign Spi1TxFifoReg_o = Spi1TxFifoReg;
- assign Spi1RxFifoReg_o = Spi1RxFifoReg;
- assign Spi2CtrlReg_o = Spi2CtrlReg;
- assign Spi2ClkReg_o = Spi2ClkReg;
- assign Spi2CsDelayReg_o = Spi2CsDelayReg;
- assign Spi2CsCtrlReg_o = Spi2CsCtrlReg;
- assign Spi2TxFifoCtrlReg_o = Spi2TxFifoCtrlReg;
- assign Spi2RxFifoCtrlReg_o = Spi2RxFifoCtrlReg;
- assign Spi2TxFifoReg_o = Spi2TxFifoReg;
- assign Spi2RxFifoReg_o = Spi2RxFifoReg;
- assign Spi3CtrlReg_o = Spi3CtrlReg;
- assign Spi3ClkReg_o = Spi3ClkReg;
- assign Spi3CsDelayReg_o = Spi3CsDelayReg;
- assign Spi3CsCtrlReg_o = Spi3CsCtrlReg;
- assign Spi3TxFifoCtrlReg_o = Spi3TxFifoCtrlReg;
- assign Spi3RxFifoCtrlReg_o = Spi3RxFifoCtrlReg;
- assign Spi3TxFifoReg_o = Spi3TxFifoReg;
- assign Spi3RxFifoReg_o = Spi3RxFifoReg;
- assign Spi4CtrlReg_o = Spi4CtrlReg;
- assign Spi4ClkReg_o = Spi4ClkReg;
- assign Spi4CsDelayReg_o = Spi4CsDelayReg;
- assign Spi4CsCtrlReg_o = Spi4CsCtrlReg;
- assign Spi4TxFifoCtrlReg_o = Spi4TxFifoCtrlReg;
- assign Spi4RxFifoCtrlReg_o = Spi4RxFifoCtrlReg;
- assign Spi4TxFifoReg_o = Spi4TxFifoReg;
- assign Spi4RxFifoReg_o = Spi4RxFifoReg;
- assign Spi5CtrlReg_o = Spi5CtrlReg;
- assign Spi5ClkReg_o = Spi5ClkReg;
- assign Spi5CsDelayReg_o = Spi5CsDelayReg;
- assign Spi5CsCtrlReg_o = Spi5CsCtrlReg;
- assign Spi5TxFifoCtrlReg_o = Spi5TxFifoCtrlReg;
- assign Spi5RxFifoCtrlReg_o = Spi5RxFifoCtrlReg;
- assign Spi5TxFifoReg_o = Spi5TxFifoReg;
- assign Spi5RxFifoReg_o = Spi5RxFifoReg;
- assign Spi6CtrlReg_o = Spi6CtrlReg;
- assign Spi6ClkReg_o = Spi6ClkReg;
- assign Spi6CsDelayReg_o = Spi6CsDelayReg;
- assign Spi6CsCtrlReg_o = Spi6CsCtrlReg;
- assign Spi6TxFifoCtrlReg_o = Spi6TxFifoCtrlReg;
- assign Spi6RxFifoCtrlReg_o = Spi6RxFifoCtrlReg;
- assign Spi6TxFifoReg_o = Spi6TxFifoReg;
- assign Spi6RxFifoReg_o = Spi6RxFifoReg;
- assign SpiTxRxEnReg_o = SpiTxRxEnReg;
- assign GPIOAReg_o = {GPIOARegS, GPIOAReg};
- assign AnsDataReg_o = ansReg;
- assign Led_o = LedReg[0];
- //================================================================================
- // LOCALPARAMS
- //================================================================================
- localparam Spi0CtrlAddr = 12'h00;
- localparam Spi0ClkAddr = 12'h04;
- localparam Spi0CsDelayAddr = 12'h08;
- localparam Spi0CsCtrlAddr = 12'h0c;
- localparam Spi0TxFifoCtrlAddr = 12'h10;
- localparam Spi0RxFifoCtrlAddr = 12'h14;
- localparam Spi0TxFifo = 12'h18;
- localparam Spi0RxFifo = 12'h1c;
- localparam Spi1CtrlAddr = 12'h50;
- localparam Spi1ClkAddr = 12'h54;
- localparam Spi1CsDelayAddr = 12'h58;
- localparam Spi1CsCtrlAddr = 12'h5c;
- localparam Spi1TxFifoCtrlAddr = 12'h60;
- localparam Spi1RxFifoCtrlAddr = 12'h64;
- localparam Spi1TxFifo = 12'h68;
- localparam Spi1RxFifo = 12'h6c;
- localparam Spi2CtrlAddr = 12'hF0;
- localparam Spi2ClkAddr = 12'hF4;
- localparam Spi2CsDelayAddr = 12'hF8;
- localparam Spi2CsCtrlAddr = 12'hFc;
- localparam Spi2TxFifoCtrlAddr = 12'h100;
- localparam Spi2RxFifoCtrlAddr = 12'h104;
- localparam Spi2TxFifo = 12'h108;
- localparam Spi2RxFifo = 12'h10c;
- localparam Spi3CtrlAddr = 12'h140;
- localparam Spi3ClkAddr = 12'h144;
- localparam Spi3CsDelayAddr = 12'h148;
- localparam Spi3CsCtrlAddr = 12'h14c;
- localparam Spi3TxFifoCtrlAddr = 12'h150;
- localparam Spi3RxFifoCtrlAddr = 12'h154;
- localparam Spi3TxFifo = 12'h158;
- localparam Spi3RxFifo = 12'h15c;
- localparam Spi4CtrlAddr = 12'h190;
- localparam Spi4ClkAddr = 12'h194;
- localparam Spi4CsDelayAddr = 12'h198;
- localparam Spi4CsCtrlAddr = 12'h19c;
- localparam Spi4TxFifoCtrlAddr = 12'h1a0;
- localparam Spi4RxFifoCtrlAddr = 12'h1a4;
- localparam Spi4TxFifo = 12'h1a8;
- localparam Spi4RxFifo = 12'h1ac;
- localparam Spi5CtrlAddr = 12'h1e0;
- localparam Spi5ClkAddr = 12'h1e4;
- localparam Spi5CsDelayAddr = 12'h1e8;
- localparam Spi5CsCtrlAddr = 12'h1ec;
- localparam Spi5TxFifoCtrlAddr = 12'h1f0;
- localparam Spi5RxFifoCtrlAddr = 12'h1f4;
- localparam Spi5TxFifo = 12'h1f8;
- localparam Spi5RxFifo = 12'h1fc;
- localparam Spi6CtrlAddr = 12'h230;
- localparam Spi6ClkAddr = 12'h234;
- localparam Spi6CsDelayAddr = 12'h238;
- localparam Spi6CsCtrlAddr = 12'h23c;
- localparam Spi6TxFifoCtrlAddr = 12'h240;
- localparam Spi6RxFifoCtrlAddr = 12'h244;
- localparam Spi6TxFifo = 12'h248;
- localparam Spi6RxFifo = 12'h24c;
- localparam SpiTxRxEn = 12'hF00;
- localparam GPIOCtrlAddr = 12'hFF0;
- localparam GPIOCtrlAddrS = 12'hFF2;
- localparam Debug0Addr = 12'hFF8;
- localparam Debug1Addr = 12'hFFC;
- //================================================================================
- always @(posedge Clk_i) begin
- if (Rst_i) begin
- Spi0ClkReg <= 0;
- Spi0CtrlReg <= 0;
- Spi0CsDelayReg <= 0;
- Spi0CsCtrlReg <= 0;
- Spi0TxFifoCtrlReg <= 0;
- Spi0RxFifoCtrlReg <= 0;
- Spi0TxFifoReg <= 0;
- Spi0RxFifoReg <= 0;
- Spi1ClkReg <= 0;
- Spi1CtrlReg <= 0;
- Spi1CsDelayReg <= 0;
- Spi1CsCtrlReg <= 0;
- Spi1TxFifoCtrlReg <= 0;
- Spi1RxFifoCtrlReg <= 0;
- Spi1TxFifoReg <= 0;
- Spi1RxFifoReg <= 0;
- Spi2ClkReg <= 0;
- Spi2CtrlReg <= 0;
- Spi2CsDelayReg <= 0;
- Spi2CsCtrlReg <= 0;
- Spi2TxFifoCtrlReg <= 0;
- Spi2RxFifoCtrlReg <= 0;
- Spi2TxFifoReg <= 0;
- Spi2RxFifoReg <= 0;
- Spi3ClkReg <= 0;
- Spi3CtrlReg <= 0;
- Spi3CsDelayReg <= 0;
- Spi3CsCtrlReg <= 0;
- Spi3TxFifoCtrlReg <= 0;
- Spi3RxFifoCtrlReg <= 0;
- Spi3TxFifoReg <= 0;
- Spi3RxFifoReg <= 0;
- Spi4ClkReg <= 0;
- Spi4CtrlReg <= 0;
- Spi4CsDelayReg <= 0;
- Spi4CsCtrlReg <= 0;
- Spi4TxFifoCtrlReg <= 0;
- Spi4RxFifoCtrlReg <= 0;
- Spi4TxFifoReg <= 0;
- Spi4RxFifoReg <= 0;
- Spi5ClkReg <= 0;
- Spi5CtrlReg <= 0;
- Spi5CsDelayReg <= 0;
- Spi5CsCtrlReg <= 0;
- Spi5TxFifoCtrlReg <= 0;
- Spi5RxFifoCtrlReg <= 0;
- Spi5TxFifoReg <= 0;
- Spi5RxFifoReg <= 0;
- Spi6ClkReg <= 0;
- Spi6CtrlReg <= 0;
- Spi6CsDelayReg <= 0;
- Spi6CsCtrlReg <= 0;
- Spi6TxFifoCtrlReg <= 0;
- Spi6RxFifoCtrlReg <= 0;
- Spi6TxFifoReg <= 0;
- Spi6RxFifoReg <= 0;
- SpiTxRxEnReg <= 0;
- GPIOAReg <= 0;
- GPIOARegS <= 0;
- LedReg <= 0;
- end
- else begin
- if (Val_i) begin
- case (SmcBe_i)
- 0 : begin
- case (Addr_i)
- Spi0CtrlAddr : begin
- Spi0CtrlReg <= Data_i;
- end
- Spi0ClkAddr : begin
- Spi0ClkReg <= Data_i;
- end
- Spi0CsDelayAddr : begin
- Spi0CsDelayReg <= Data_i;
- end
- Spi0CsCtrlAddr : begin
- Spi0CsCtrlReg <= Data_i;
- end
- Spi0TxFifoCtrlAddr : begin
- Spi0TxFifoCtrlReg <= Data_i;
- end
- Spi0RxFifoCtrlAddr : begin
- Spi0RxFifoCtrlReg <= Data_i;
- end
- Spi0TxFifo : begin
- Spi0TxFifoReg <= Data_i;
- end
- Spi0RxFifo : begin
- Spi0RxFifoReg <= Data_i;
- end
- Spi1CtrlAddr : begin
- Spi1CtrlReg <= Data_i;
- end
- Spi1ClkAddr : begin
- Spi1ClkReg <= Data_i;
- end
- Spi1CsDelayAddr : begin
- Spi1CsDelayReg <= Data_i;
- end
- Spi1CsCtrlAddr : begin
- Spi1CsCtrlReg <= Data_i;
- end
- Spi1TxFifoCtrlAddr : begin
- Spi1TxFifoCtrlReg <= Data_i;
- end
- Spi1RxFifoCtrlAddr : begin
- Spi1RxFifoCtrlReg <= Data_i;
- end
- Spi1TxFifo : begin
- Spi1TxFifoReg <= Data_i;
- end
- Spi1RxFifo : begin
- Spi1RxFifoReg <= Data_i;
- end
- Spi2CtrlAddr : begin
- Spi2CtrlReg <= Data_i;
- end
- Spi2ClkAddr : begin
- Spi2ClkReg <= Data_i;
- end
- Spi2CsDelayAddr : begin
- Spi2CsDelayReg <= Data_i;
- end
- Spi2CsCtrlAddr : begin
- Spi2CsCtrlReg <= Data_i;
- end
- Spi2TxFifoCtrlAddr : begin
- Spi2TxFifoCtrlReg <= Data_i;
- end
- Spi2RxFifoCtrlAddr : begin
- Spi2RxFifoCtrlReg <= Data_i;
- end
- Spi2TxFifo : begin
- Spi2TxFifoReg <= Data_i;
- end
- Spi2RxFifo : begin
- Spi2RxFifoReg <= Data_i;
- end
- Spi3CtrlAddr : begin
- Spi3CtrlReg <= Data_i;
- end
- Spi3ClkAddr : begin
- Spi3ClkReg <= Data_i;
- end
- Spi3CsDelayAddr : begin
- Spi3CsDelayReg <= Data_i;
- end
- Spi3CsCtrlAddr : begin
- Spi3CsCtrlReg <= Data_i;
- end
- Spi3TxFifoCtrlAddr : begin
- Spi3TxFifoCtrlReg <= Data_i;
- end
- Spi3RxFifoCtrlAddr : begin
- Spi3RxFifoCtrlReg <= Data_i;
- end
- Spi3TxFifo : begin
- Spi3TxFifoReg <= Data_i;
- end
- Spi3RxFifo : begin
- Spi3RxFifoReg <= Data_i;
- end
- Spi4CtrlAddr : begin
- Spi4CtrlReg <= Data_i;
- end
- Spi4ClkAddr : begin
- Spi4ClkReg <= Data_i;
- end
- Spi4CsDelayAddr : begin
- Spi4CsDelayReg <= Data_i;
- end
- Spi4CsCtrlAddr : begin
- Spi4CsCtrlReg <= Data_i;
- end
- Spi4TxFifoCtrlAddr : begin
- Spi4TxFifoCtrlReg <= Data_i;
- end
- Spi4RxFifoCtrlAddr : begin
- Spi4RxFifoCtrlReg <= Data_i;
- end
- Spi4TxFifo : begin
- Spi4TxFifoReg <= Data_i;
- end
- Spi4RxFifo : begin
- Spi4RxFifoReg <= Data_i;
- end
- Spi5CtrlAddr : begin
- Spi5CtrlReg <= Data_i;
- end
- Spi5ClkAddr : begin
- Spi5ClkReg <= Data_i;
- end
- Spi5CsDelayAddr : begin
- Spi5CsDelayReg <= Data_i;
- end
- Spi5CsCtrlAddr : begin
- Spi5CsCtrlReg <= Data_i;
- end
- Spi5TxFifoCtrlAddr : begin
- Spi5TxFifoCtrlReg <= Data_i;
- end
- Spi5RxFifoCtrlAddr : begin
- Spi5RxFifoCtrlReg <= Data_i;
- end
- Spi5TxFifo : begin
- Spi5TxFifoReg <= Data_i;
- end
- Spi5RxFifo : begin
- Spi5RxFifoReg <= Data_i;
- end
- Spi6CtrlAddr : begin
- Spi6CtrlReg <= Data_i;
- end
- Spi6ClkAddr : begin
- Spi6ClkReg <= Data_i;
- end
- Spi6CsDelayAddr : begin
- Spi6CsDelayReg <= Data_i;
- end
- Spi6CsCtrlAddr : begin
- Spi6CsCtrlReg <= Data_i;
- end
- Spi6TxFifoCtrlAddr : begin
- Spi6TxFifoCtrlReg <= Data_i;
- end
- Spi6RxFifoCtrlAddr : begin
- Spi6RxFifoCtrlReg <= Data_i;
- end
- Spi6TxFifo : begin
- Spi6TxFifoReg <= Data_i;
- end
- Spi6RxFifo : begin
- Spi6RxFifoReg <= Data_i;
- end
- SpiTxRxEn : begin
- SpiTxRxEnReg <= Data_i;
- end
- GPIOCtrlAddr : begin
- GPIOAReg <= Data_i;
- end
- GPIOCtrlAddrS : begin
- GPIOARegS <= Data_i;
- end
- Debug0Addr : begin
- LedReg <= Data_i;
- end
- endcase
- end
- 1 : begin
- case (Addr_i)
- Spi0CtrlAddr : begin
- Spi0CtrlReg[15:8] <= Data_i[15:8];
- end
- Spi0ClkAddr : begin
- Spi0ClkReg[15:8] <= Data_i[15:8];
- end
- Spi0CsDelayAddr : begin
- Spi0CsDelayReg[15:8] <= Data_i[15:8];
- end
- Spi0CsCtrlAddr : begin
- Spi0CsCtrlReg[15:8] <= Data_i[15:8];
- end
- Spi0TxFifoCtrlAddr : begin
- Spi0TxFifoCtrlReg[15:8] <= Data_i[15:8];
- end
- Spi0RxFifoCtrlAddr : begin
- Spi0RxFifoCtrlReg[15:8] <= Data_i[15:8];
- end
- Spi0TxFifo : begin
- Spi0TxFifoReg[15:8] <= Data_i[15:8];
- end
- Spi0RxFifo : begin
- Spi0RxFifoReg[15:8] <= Data_i[15:8];
- end
- Spi1CtrlAddr : begin
- Spi1CtrlReg[15:8] <= Data_i[15:8];
- end
- Spi1ClkAddr : begin
- Spi1ClkReg[15:8] <= Data_i[15:8];
- end
- Spi1CsDelayAddr : begin
- Spi1CsDelayReg[15:8] <= Data_i[15:8];
- end
- Spi1CsCtrlAddr : begin
- Spi1CsCtrlReg[15:8] <= Data_i[15:8];
- end
- Spi1TxFifoCtrlAddr : begin
- Spi1TxFifoCtrlReg[15:8] <= Data_i[15:8];
- end
- Spi1RxFifoCtrlAddr : begin
- Spi1RxFifoCtrlReg[15:8] <= Data_i[15:8];
- end
- Spi1TxFifo : begin
- Spi1TxFifoReg[15:8] <= Data_i[15:8];
- end
- Spi1RxFifo : begin
- Spi1RxFifoReg[15:8] <= Data_i[15:8];
- end
- Spi2CtrlAddr : begin
- Spi2CtrlReg[15:8] <= Data_i[15:8];
- end
- Spi2ClkAddr : begin
- Spi2ClkReg[15:8] <= Data_i[15:8];
- end
- Spi2CsDelayAddr : begin
- Spi2CsDelayReg[15:8] <= Data_i[15:8];
- end
- Spi2CsCtrlAddr : begin
- Spi2CsCtrlReg[15:8] <= Data_i[15:8];
- end
- Spi2TxFifoCtrlAddr : begin
- Spi2TxFifoCtrlReg[15:8] <= Data_i[15:8];
- end
- Spi2RxFifoCtrlAddr : begin
- Spi2RxFifoCtrlReg[15:8] <= Data_i[15:8];
- end
- Spi2TxFifo : begin
- Spi2TxFifoReg[15:8] <= Data_i[15:8];
- end
- Spi2RxFifo : begin
- Spi2RxFifoReg[15:8] <= Data_i[15:8];
- end
- Spi3CtrlAddr : begin
- Spi3CtrlReg[15:8] <= Data_i[15:8];
- end
- Spi3ClkAddr : begin
- Spi3ClkReg[15:8] <= Data_i[15:8];
- end
- Spi3CsDelayAddr : begin
- Spi3CsDelayReg[15:8] <= Data_i[15:8];
- end
- Spi3CsCtrlAddr : begin
- Spi3CsCtrlReg[15:8] <= Data_i[15:8];
- end
- Spi3TxFifoCtrlAddr : begin
- Spi3TxFifoCtrlReg[15:8] <= Data_i[15:8];
- end
- Spi3RxFifoCtrlAddr : begin
- Spi3RxFifoCtrlReg[15:8] <= Data_i[15:8];
- end
- Spi3TxFifo : begin
- Spi3TxFifoReg[15:8] <= Data_i[15:8];
- end
- Spi3RxFifo : begin
- Spi3RxFifoReg[15:8] <= Data_i[15:8];
- end
- Spi4CtrlAddr : begin
- Spi4CtrlReg[15:8] <= Data_i[15:8];
- end
- Spi4ClkAddr : begin
- Spi4ClkReg[15:8] <= Data_i[15:8];
- end
- Spi4CsDelayAddr : begin
- Spi4CsDelayReg[15:8] <= Data_i[15:8];
- end
- Spi4CsCtrlAddr : begin
- Spi4CsCtrlReg[15:8] <= Data_i[15:8];
- end
- Spi4TxFifoCtrlAddr : begin
- Spi4TxFifoCtrlReg[15:8] <= Data_i[15:8];
- end
- Spi4RxFifoCtrlAddr : begin
- Spi4RxFifoCtrlReg[15:8] <= Data_i[15:8];
- end
- Spi4TxFifo : begin
- Spi4TxFifoReg[15:8] <= Data_i[15:8];
- end
- Spi4RxFifo : begin
- Spi4RxFifoReg[15:8] <= Data_i[15:8];
- end
- Spi5CtrlAddr : begin
- Spi5CtrlReg[15:8] <= Data_i[15:8];
- end
- Spi5ClkAddr : begin
- Spi5ClkReg[15:8] <= Data_i[15:8];
- end
- Spi5CsDelayAddr : begin
- Spi5CsDelayReg[15:8] <= Data_i[15:8];
- end
- Spi5CsCtrlAddr : begin
- Spi5CsCtrlReg[15:8] <= Data_i[15:8];
- end
- Spi5TxFifoCtrlAddr : begin
- Spi5TxFifoCtrlReg[15:8] <= Data_i[15:8];
- end
- Spi5RxFifoCtrlAddr : begin
- Spi5RxFifoCtrlReg[15:8] <= Data_i[15:8];
- end
- Spi5TxFifo : begin
- Spi5TxFifoReg[15:8] <= Data_i[15:8];
- end
- Spi5RxFifo : begin
- Spi5RxFifoReg[15:8] <= Data_i[15:8];
- end
- Spi6CtrlAddr : begin
- Spi6CtrlReg[15:8] <= Data_i[15:8];
- end
- Spi6ClkAddr : begin
- Spi6ClkReg[15:8] <= Data_i[15:8];
- end
- Spi6CsDelayAddr : begin
- Spi6CsDelayReg[15:8] <= Data_i[15:8];
- end
- Spi6CsCtrlAddr : begin
- Spi6CsCtrlReg[15:8] <= Data_i[15:8];
- end
- Spi6TxFifoCtrlAddr : begin
- Spi6TxFifoCtrlReg[15:8] <= Data_i[15:8];
- end
- Spi6RxFifoCtrlAddr : begin
- Spi6RxFifoCtrlReg[15:8] <= Data_i[15:8];
- end
- Spi6TxFifo : begin
- Spi6TxFifoReg[15:8] <= Data_i[15:8];
- end
- Spi6RxFifo : begin
- Spi6RxFifoReg[15:8] <= Data_i[15:8];
- end
- SpiTxRxEn : begin
- SpiTxRxEnReg[15:8] <= Data_i[15:8];
- end
- GPIOCtrlAddr : begin
- GPIOAReg[15:8] <= Data_i[15:8];
- end
- GPIOCtrlAddrS : begin
- GPIOARegS[15:8] <= Data_i[15:8];
- end
- Debug0Addr : begin
- LedReg[15:8] <= Data_i[15:8];
- end
- endcase
- end
- 2 : begin
- case (Addr_i)
- Spi0CtrlAddr : begin
- Spi0CtrlReg[7:0] <= Data_i[7:0];
- end
- Spi0ClkAddr : begin
- Spi0ClkReg[7:0] <= Data_i[7:0];
- end
- Spi0CsDelayAddr : begin
- Spi0CsDelayReg[7:0] <= Data_i[7:0];
- end
- Spi0CsCtrlAddr : begin
- Spi0CsCtrlReg[7:0] <= Data_i[7:0];
- end
- Spi0TxFifoCtrlAddr : begin
- Spi0TxFifoCtrlReg[7:0] <= Data_i[7:0];
- end
- Spi0RxFifoCtrlAddr : begin
- Spi0RxFifoCtrlReg[7:0] <= Data_i[7:0];
- end
- Spi0TxFifo : begin
- Spi0TxFifoReg[7:0] <= Data_i[7:0];
- end
- Spi0RxFifo : begin
- Spi0RxFifoReg[7:0] <= Data_i[7:0];
- end
- Spi1CtrlAddr : begin
- Spi1CtrlReg[7:0] <= Data_i[7:0];
- end
- Spi1ClkAddr : begin
- Spi1ClkReg[7:0] <= Data_i[7:0];
- end
- Spi1CsDelayAddr : begin
- Spi1CsDelayReg[7:0] <= Data_i[7:0];
- end
- Spi1CsCtrlAddr : begin
- Spi1CsCtrlReg[7:0] <= Data_i[7:0];
- end
- Spi1TxFifoCtrlAddr : begin
- Spi1TxFifoCtrlReg[7:0] <= Data_i[7:0];
- end
- Spi1RxFifoCtrlAddr : begin
- Spi1RxFifoCtrlReg[7:0] <= Data_i[7:0];
- end
- Spi1TxFifo : begin
- Spi1TxFifoReg[7:0] <= Data_i[7:0];
- end
- Spi1RxFifo : begin
- Spi1RxFifoReg[7:0] <= Data_i[7:0];
- end
- Spi2CtrlAddr : begin
- Spi2CtrlReg[7:0] <= Data_i[7:0];
- end
- Spi2ClkAddr : begin
- Spi2ClkReg[7:0] <= Data_i[7:0];
- end
- Spi2CsDelayAddr : begin
- Spi2CsDelayReg[7:0] <= Data_i[7:0];
- end
- Spi2CsCtrlAddr : begin
- Spi2CsCtrlReg[7:0] <= Data_i[7:0];
- end
- Spi2TxFifoCtrlAddr : begin
- Spi2TxFifoCtrlReg[7:0] <= Data_i[7:0];
- end
- Spi2RxFifoCtrlAddr : begin
- Spi2RxFifoCtrlReg[7:0] <= Data_i[7:0];
- end
- Spi2TxFifo : begin
- Spi2TxFifoReg[7:0] <= Data_i[7:0];
- end
- Spi2RxFifo : begin
- Spi2RxFifoReg[7:0] <= Data_i[7:0];
- end
- Spi3CtrlAddr : begin
- Spi3CtrlReg[7:0] <= Data_i[7:0];
- end
- Spi3ClkAddr : begin
- Spi3ClkReg[7:0] <= Data_i[7:0];
- end
- Spi3CsDelayAddr : begin
- Spi3CsDelayReg[7:0] <= Data_i[7:0];
- end
- Spi3CsCtrlAddr : begin
- Spi3CsCtrlReg[7:0] <= Data_i[7:0];
- end
- Spi3TxFifoCtrlAddr : begin
- Spi3TxFifoCtrlReg[7:0] <= Data_i[7:0];
- end
- Spi3RxFifoCtrlAddr : begin
- Spi3RxFifoCtrlReg[7:0] <= Data_i[7:0];
- end
- Spi3TxFifo : begin
- Spi3TxFifoReg[7:0] <= Data_i[7:0];
- end
- Spi3RxFifo : begin
- Spi3RxFifoReg[7:0] <= Data_i[7:0];
- end
- Spi4CtrlAddr : begin
- Spi4CtrlReg[7:0] <= Data_i[7:0];
- end
- Spi4ClkAddr : begin
- Spi4ClkReg[7:0] <= Data_i[7:0];
- end
- Spi4CsDelayAddr : begin
- Spi4CsDelayReg[7:0] <= Data_i[7:0];
- end
- Spi4CsCtrlAddr : begin
- Spi4CsCtrlReg[7:0] <= Data_i[7:0];
- end
- Spi4TxFifoCtrlAddr : begin
- Spi4TxFifoCtrlReg[7:0] <= Data_i[7:0];
- end
- Spi4RxFifoCtrlAddr : begin
- Spi4RxFifoCtrlReg[7:0] <= Data_i[7:0];
- end
- Spi4TxFifo : begin
- Spi4TxFifoReg[7:0] <= Data_i[7:0];
- end
- Spi4RxFifo : begin
- Spi4RxFifoReg[7:0] <= Data_i[7:0];
- end
- Spi5CtrlAddr : begin
- Spi5CtrlReg[7:0] <= Data_i[7:0];
- end
- Spi5ClkAddr : begin
- Spi5ClkReg[7:0] <= Data_i[7:0];
- end
- Spi5CsDelayAddr : begin
- Spi5CsDelayReg[7:0] <= Data_i[7:0];
- end
- Spi5CsCtrlAddr : begin
- Spi5CsCtrlReg[7:0] <= Data_i[7:0];
- end
- Spi5TxFifoCtrlAddr : begin
- Spi5TxFifoCtrlReg[7:0] <= Data_i[7:0];
- end
- Spi5RxFifoCtrlAddr : begin
- Spi5RxFifoCtrlReg[7:0] <= Data_i[7:0];
- end
- Spi5TxFifo : begin
- Spi5TxFifoReg[7:0] <= Data_i[7:0];
- end
- Spi5RxFifo : begin
- Spi5RxFifoReg[7:0] <= Data_i[7:0];
- end
- Spi6CtrlAddr : begin
- Spi6CtrlReg[7:0] <= Data_i[7:0];
- end
- Spi6ClkAddr : begin
- Spi6ClkReg[7:0] <= Data_i[7:0];
- end
- Spi6CsDelayAddr : begin
- Spi6CsDelayReg[7:0] <= Data_i[7:0];
- end
- Spi6CsCtrlAddr : begin
- Spi6CsCtrlReg[7:0] <= Data_i[7:0];
- end
- Spi6TxFifoCtrlAddr : begin
- Spi6TxFifoCtrlReg[7:0] <= Data_i[7:0];
- end
- Spi6RxFifoCtrlAddr : begin
- Spi6RxFifoCtrlReg[7:0] <= Data_i[7:0];
- end
- Spi6TxFifo : begin
- Spi6TxFifoReg[7:0] <= Data_i[7:0];
- end
- Spi6RxFifo : begin
- Spi6RxFifoReg[7:0] <= Data_i[7:0];
- end
- SpiTxRxEn : begin
- SpiTxRxEnReg[7:0] <= Data_i[7:0];
- end
- GPIOCtrlAddr : begin
- GPIOAReg[7:0] <= Data_i[7:0];
- end
- GPIOCtrlAddrS : begin
- GPIOARegS[7:0] <= Data_i[7:0];
- end
- Debug0Addr : begin
- LedReg[7:0] <= Data_i[7:0];
- end
- endcase
- end
- endcase
- end
- end
- end
- always @(*) begin
- if (Rst_i) begin
- ansReg = 0;
- end else begin
- if (Val_i) begin
- case(SmcBe_i)
- 0 : begin
- case (Addr_i)
- Spi0CtrlAddr : begin
- ansReg = Spi0CtrlReg;
- end
- Spi0ClkAddr : begin
- ansReg = Spi0ClkReg;
- end
- Spi0CsDelayAddr : begin
- ansReg = Spi0CsDelayReg;
- end
- Spi0CsCtrlAddr : begin
- ansReg = Spi0CsCtrlReg;
- end
- Spi0TxFifoCtrlAddr : begin
- ansReg = Spi0TxFifoCtrlReg;
- end
- Spi0RxFifoCtrlAddr : begin
- ansReg = Spi0RxFifoCtrlReg;
- end
- Spi0TxFifo : begin
- ansReg = Spi0TxFifoReg;
- end
- Spi0RxFifo : begin
- ansReg = Spi0RxFifoReg;
- end
- Spi1CtrlAddr : begin
- ansReg = Spi1CtrlReg;
- end
- Spi1ClkAddr : begin
- ansReg = Spi1ClkReg;
- end
- Spi1CsDelayAddr : begin
- ansReg = Spi1CsDelayReg;
- end
- Spi1CsCtrlAddr : begin
- ansReg = Spi1CsCtrlReg;
- end
- Spi1TxFifoCtrlAddr : begin
- ansReg = Spi1TxFifoCtrlReg;
- end
- Spi1RxFifoCtrlAddr : begin
- ansReg = Spi1RxFifoCtrlReg;
- end
- Spi1TxFifo : begin
- ansReg = Spi1TxFifoReg;
- end
- Spi1RxFifo : begin
- ansReg = Spi1RxFifoReg;
- end
- Spi2CtrlAddr : begin
- ansReg = Spi2CtrlReg;
- end
- Spi2ClkAddr : begin
- ansReg = Spi2ClkReg;
- end
- Spi2CsDelayAddr : begin
- ansReg = Spi2CsDelayReg;
- end
- Spi2CsCtrlAddr : begin
- ansReg = Spi2CsCtrlReg;
- end
- Spi2TxFifoCtrlAddr : begin
- ansReg = Spi2TxFifoCtrlReg;
- end
- Spi2RxFifoCtrlAddr : begin
- ansReg = Spi2RxFifoCtrlReg;
- end
- Spi2TxFifo : begin
- ansReg = Spi2TxFifoReg;
- end
- Spi2RxFifo : begin
- ansReg = Spi2RxFifoReg;
- end
- Spi3CtrlAddr : begin
- ansReg = Spi3CtrlReg;
- end
- Spi3ClkAddr : begin
- ansReg = Spi3ClkReg;
- end
- Spi3CsDelayAddr : begin
- ansReg = Spi3CsDelayReg;
- end
- Spi3CsCtrlAddr : begin
- ansReg = Spi3CsCtrlReg;
- end
- Spi3TxFifoCtrlAddr : begin
- ansReg = Spi3TxFifoCtrlReg;
- end
- Spi3RxFifoCtrlAddr : begin
- ansReg = Spi3RxFifoCtrlReg;
- end
- Spi3TxFifo : begin
- ansReg = Spi3TxFifoReg;
- end
- Spi3RxFifo : begin
- ansReg = Spi3RxFifoReg;
- end
- Spi4CtrlAddr : begin
- ansReg = Spi4CtrlReg;
- end
- Spi4ClkAddr : begin
- ansReg = Spi4ClkReg;
- end
- Spi4CsDelayAddr : begin
- ansReg = Spi4CsDelayReg;
- end
- Spi4CsCtrlAddr : begin
- ansReg = Spi4CsCtrlReg;
- end
- Spi4TxFifoCtrlAddr : begin
- ansReg = Spi4TxFifoCtrlReg;
- end
- Spi4RxFifoCtrlAddr : begin
- ansReg = Spi4RxFifoCtrlReg;
- end
- Spi4TxFifo : begin
- ansReg = Spi4TxFifoReg;
- end
- Spi4RxFifo : begin
- ansReg = Spi4RxFifoReg;
- end
- Spi5CtrlAddr : begin
- ansReg = Spi5CtrlReg;
- end
- Spi5ClkAddr : begin
- ansReg = Spi5ClkReg;
- end
- Spi5CsDelayAddr : begin
- ansReg = Spi5CsDelayReg;
- end
- Spi5CsCtrlAddr : begin
- ansReg = Spi5CsCtrlReg;
- end
- Spi5TxFifoCtrlAddr : begin
- ansReg = Spi5TxFifoCtrlReg;
- end
- Spi5RxFifoCtrlAddr : begin
- ansReg = Spi5RxFifoCtrlReg;
- end
- Spi5TxFifo : begin
- ansReg = Spi5TxFifoReg;
- end
- Spi5RxFifo : begin
- ansReg = Spi5RxFifoReg;
- end
- Spi6CtrlAddr : begin
- ansReg = Spi6CtrlReg;
- end
- Spi6ClkAddr : begin
- ansReg = Spi6ClkReg;
- end
- Spi6CsDelayAddr : begin
- ansReg = Spi6CsDelayReg;
- end
- Spi6CsCtrlAddr : begin
- ansReg = Spi6CsCtrlReg;
- end
- Spi6TxFifoCtrlAddr : begin
- ansReg = Spi6TxFifoCtrlReg;
- end
- Spi6RxFifoCtrlAddr : begin
- ansReg = Spi6RxFifoCtrlReg;
- end
- Spi6TxFifo : begin
- ansReg = Spi6TxFifoReg;
- end
- Spi6RxFifo : begin
- ansReg = Spi6RxFifoReg;
- end
- SpiTxRxEn : begin
- ansReg = SpiTxRxEnReg;
- end
- GPIOCtrlAddr : begin
- ansReg = GPIOAReg;
- end
- GPIOCtrlAddrS : begin
- ansReg = GPIOARegS;
- end
- Debug0Addr : begin
- ansReg = LedReg;
- end
- endcase
- end
- 1 : begin
- case (Addr_i)
- Spi0CtrlAddr : begin
- ansReg = Spi0CtrlReg[15:8];
- end
- Spi0ClkAddr : begin
- ansReg = Spi0ClkReg[15:8];
- end
- Spi0CsDelayAddr : begin
- ansReg = Spi0CsDelayReg[15:8];
- end
- Spi0CsCtrlAddr : begin
- ansReg = Spi0CsCtrlReg[15:8];
- end
- Spi0TxFifoCtrlAddr : begin
- ansReg = Spi0TxFifoCtrlReg[15:8];
- end
- Spi0RxFifoCtrlAddr : begin
- ansReg = Spi0RxFifoCtrlReg[15:8];
- end
- Spi0TxFifo : begin
- ansReg = Spi0TxFifoReg[15:8];
- end
- Spi0RxFifo : begin
- ansReg = Spi0RxFifoReg[15:8];
- end
- Spi1CtrlAddr : begin
- ansReg = Spi1CtrlReg[15:8];
- end
- Spi1ClkAddr : begin
- ansReg = Spi1ClkReg[15:8];
- end
- Spi1CsDelayAddr : begin
- ansReg = Spi1CsDelayReg[15:8];
- end
- Spi1CsCtrlAddr : begin
- ansReg = Spi1CsCtrlReg[15:8];
- end
- Spi1TxFifoCtrlAddr : begin
- ansReg = Spi1TxFifoCtrlReg[15:8];
- end
- Spi1RxFifoCtrlAddr : begin
- ansReg = Spi1RxFifoCtrlReg[15:8];
- end
- Spi1TxFifo : begin
- ansReg = Spi1TxFifoReg[15:8];
- end
- Spi1RxFifo : begin
- ansReg = Spi1RxFifoReg[15:8];
- end
- Spi2CtrlAddr : begin
- ansReg = Spi2CtrlReg[15:8];
- end
- Spi2ClkAddr : begin
- ansReg = Spi2ClkReg[15:8];
- end
- Spi2CsDelayAddr : begin
- ansReg = Spi2CsDelayReg[15:8];
- end
- Spi2CsCtrlAddr : begin
- ansReg = Spi2CsCtrlReg[15:8];
- end
- Spi2TxFifoCtrlAddr : begin
- ansReg = Spi2TxFifoCtrlReg[15:8];
- end
- Spi2RxFifoCtrlAddr : begin
- ansReg = Spi2RxFifoCtrlReg[15:8];
- end
- Spi2TxFifo : begin
- ansReg = Spi2TxFifoReg[15:8];
- end
- Spi2RxFifo : begin
- ansReg = Spi2RxFifoReg[15:8];
- end
- Spi3CtrlAddr : begin
- ansReg = Spi3CtrlReg[15:8];
- end
- Spi3ClkAddr : begin
- ansReg = Spi3ClkReg[15:8];
- end
- Spi3CsDelayAddr : begin
- ansReg = Spi3CsDelayReg[15:8];
- end
- Spi3CsCtrlAddr : begin
- ansReg = Spi3CsCtrlReg[15:8];
- end
- Spi3TxFifoCtrlAddr : begin
- ansReg = Spi3TxFifoCtrlReg[15:8];
- end
- Spi3RxFifoCtrlAddr : begin
- ansReg = Spi3RxFifoCtrlReg[15:8];
- end
- Spi3TxFifo : begin
- ansReg = Spi3TxFifoReg[15:8];
- end
- Spi3RxFifo : begin
- ansReg = Spi3RxFifoReg[15:8];
- end
- Spi4CtrlAddr : begin
- ansReg = Spi4CtrlReg[15:8];
- end
- Spi4ClkAddr : begin
- ansReg = Spi4ClkReg[15:8];
- end
- Spi4CsDelayAddr : begin
- ansReg = Spi4CsDelayReg[15:8];
- end
- Spi4CsCtrlAddr : begin
- ansReg = Spi4CsCtrlReg[15:8];
- end
- Spi4TxFifoCtrlAddr : begin
- ansReg = Spi4TxFifoCtrlReg[15:8];
- end
- Spi4RxFifoCtrlAddr : begin
- ansReg = Spi4RxFifoCtrlReg[15:8];
- end
- Spi4TxFifo : begin
- ansReg = Spi4TxFifoReg[15:8];
- end
- Spi4RxFifo : begin
- ansReg = Spi4RxFifoReg[15:8];
- end
- Spi5CtrlAddr : begin
- ansReg = Spi5CtrlReg[15:8];
- end
- Spi5ClkAddr : begin
- ansReg = Spi5ClkReg[15:8];
- end
- Spi5CsDelayAddr : begin
- ansReg = Spi5CsDelayReg[15:8];
- end
- Spi5CsCtrlAddr : begin
- ansReg = Spi5CsCtrlReg[15:8];
- end
- Spi5TxFifoCtrlAddr : begin
- ansReg = Spi5TxFifoCtrlReg[15:8];
- end
- Spi5RxFifoCtrlAddr : begin
- ansReg = Spi5RxFifoCtrlReg[15:8];
- end
- Spi5TxFifo : begin
- ansReg = Spi5TxFifoReg[15:8];
- end
- Spi5RxFifo : begin
- ansReg = Spi5RxFifoReg[15:8];
- end
- Spi6CtrlAddr : begin
- ansReg = Spi6CtrlReg[15:8];
- end
- Spi6ClkAddr : begin
- ansReg = Spi6ClkReg[15:8];
- end
- Spi6CsDelayAddr : begin
- ansReg = Spi6CsDelayReg[15:8];
- end
- Spi6CsCtrlAddr : begin
- ansReg = Spi6CsCtrlReg[15:8];
- end
- Spi6TxFifoCtrlAddr : begin
- ansReg = Spi6TxFifoCtrlReg[15:8];
- end
- Spi6RxFifoCtrlAddr : begin
- ansReg = Spi6RxFifoCtrlReg[15:8];
- end
- Spi6TxFifo : begin
- ansReg = Spi6TxFifoReg[15:8];
- end
- Spi6RxFifo : begin
- ansReg = Spi6RxFifoReg[15:8];
- end
- SpiTxRxEn : begin
- ansReg = SpiTxRxEnReg[15:8];
- end
- GPIOCtrlAddr : begin
- ansReg = GPIOAReg[15:8];
- end
- GPIOCtrlAddrS : begin
- ansReg = GPIOARegS[15:8];
- end
- Debug0Addr : begin
- ansReg = LedReg[15:8];
- end
- endcase
- end
- 2 : begin
- case (Addr_i)
- Spi0CtrlAddr : begin
- ansReg = Spi0CtrlReg[7:0];
- end
- Spi0ClkAddr : begin
- ansReg = Spi0ClkReg[7:0];
- end
- Spi0CsDelayAddr : begin
- ansReg = Spi0CsDelayReg[7:0];
- end
- Spi0CsCtrlAddr : begin
- ansReg = Spi0CsCtrlReg[7:0];
- end
- Spi0TxFifoCtrlAddr : begin
- ansReg = Spi0TxFifoCtrlReg[7:0];
- end
- Spi0RxFifoCtrlAddr : begin
- ansReg = Spi0RxFifoCtrlReg[7:0];
- end
- Spi0TxFifo : begin
- ansReg = Spi0TxFifoReg[7:0];
- end
- Spi0RxFifo : begin
- ansReg = Spi0RxFifoReg[7:0];
- end
- Spi1CtrlAddr : begin
- ansReg = Spi1CtrlReg[7:0];
- end
- Spi1ClkAddr : begin
- ansReg = Spi1ClkReg[7:0];
- end
- Spi1CsDelayAddr : begin
- ansReg = Spi1CsDelayReg[7:0];
- end
- Spi1CsCtrlAddr : begin
- ansReg = Spi1CsCtrlReg[7:0];
- end
- Spi1TxFifoCtrlAddr : begin
- ansReg = Spi1TxFifoCtrlReg[7:0];
- end
- Spi1RxFifoCtrlAddr : begin
- ansReg = Spi1RxFifoCtrlReg[7:0];
- end
- Spi1TxFifo : begin
- ansReg = Spi1TxFifoReg[7:0];
- end
- Spi1RxFifo : begin
- ansReg = Spi1RxFifoReg[7:0];
- end
- Spi2CtrlAddr : begin
- ansReg = Spi2CtrlReg[7:0];
- end
- Spi2ClkAddr : begin
- ansReg = Spi2ClkReg[7:0];
- end
- Spi2CsDelayAddr : begin
- ansReg = Spi2CsDelayReg[7:0];
- end
- Spi2CsCtrlAddr : begin
- ansReg = Spi2CsCtrlReg[7:0];
- end
- Spi2TxFifoCtrlAddr : begin
- ansReg = Spi2TxFifoCtrlReg[7:0];
- end
- Spi2RxFifoCtrlAddr : begin
- ansReg = Spi2RxFifoCtrlReg[7:0];
- end
- Spi2TxFifo : begin
- ansReg = Spi2TxFifoReg[7:0];
- end
- Spi2RxFifo : begin
- ansReg = Spi2RxFifoReg[7:0];
- end
- Spi3CtrlAddr : begin
- ansReg = Spi3CtrlReg[7:0];
- end
- Spi3ClkAddr : begin
- ansReg = Spi3ClkReg[7:0];
- end
- Spi3CsDelayAddr : begin
- ansReg = Spi3CsDelayReg[7:0];
- end
- Spi3CsCtrlAddr : begin
- ansReg = Spi3CsCtrlReg[7:0];
- end
- Spi3TxFifoCtrlAddr : begin
- ansReg = Spi3TxFifoCtrlReg[7:0];
- end
- Spi3RxFifoCtrlAddr : begin
- ansReg = Spi3RxFifoCtrlReg[7:0];
- end
- Spi3TxFifo : begin
- ansReg = Spi3TxFifoReg[7:0];
- end
- Spi3RxFifo : begin
- ansReg = Spi3RxFifoReg[7:0];
- end
- Spi4CtrlAddr : begin
- ansReg = Spi4CtrlReg[7:0];
- end
- Spi4ClkAddr : begin
- ansReg = Spi4ClkReg[7:0];
- end
- Spi4CsDelayAddr : begin
- ansReg = Spi4CsDelayReg[7:0];
- end
- Spi4CsCtrlAddr : begin
- ansReg = Spi4CsCtrlReg[7:0];
- end
- Spi4TxFifoCtrlAddr : begin
- ansReg = Spi4TxFifoCtrlReg[7:0];
- end
- Spi4RxFifoCtrlAddr : begin
- ansReg = Spi4RxFifoCtrlReg[7:0];
- end
- Spi4TxFifo : begin
- ansReg = Spi4TxFifoReg[7:0];
- end
- Spi4RxFifo : begin
- ansReg = Spi4RxFifoReg[7:0];
- end
- Spi5CtrlAddr : begin
- ansReg = Spi5CtrlReg[7:0];
- end
- Spi5ClkAddr : begin
- ansReg = Spi5ClkReg[7:0];
- end
- Spi5CsDelayAddr : begin
- ansReg = Spi5CsDelayReg[7:0];
- end
- Spi5CsCtrlAddr : begin
- ansReg = Spi5CsCtrlReg[7:0];
- end
- Spi5TxFifoCtrlAddr : begin
- ansReg = Spi5TxFifoCtrlReg[7:0];
- end
- Spi5RxFifoCtrlAddr : begin
- ansReg = Spi5RxFifoCtrlReg[7:0];
- end
- Spi5TxFifo : begin
- ansReg = Spi5TxFifoReg[7:0];
- end
- Spi5RxFifo : begin
- ansReg = Spi5RxFifoReg[7:0];
- end
- Spi6CtrlAddr : begin
- ansReg = Spi6CtrlReg[7:0];
- end
- Spi6ClkAddr : begin
- ansReg = Spi6ClkReg[7:0];
- end
- Spi6CsDelayAddr : begin
- ansReg = Spi6CsDelayReg[7:0];
- end
- Spi6CsCtrlAddr : begin
- ansReg = Spi6CsCtrlReg[7:0];
- end
- Spi6TxFifoCtrlAddr : begin
- ansReg = Spi6TxFifoCtrlReg[7:0];
- end
- Spi6RxFifoCtrlAddr : begin
- ansReg = Spi6RxFifoCtrlReg[7:0];
- end
- Spi6TxFifo : begin
- ansReg = Spi6TxFifoReg[7:0];
- end
- Spi6RxFifo : begin
- ansReg = Spi6RxFifoReg[7:0];
- end
- SpiTxRxEn : begin
- ansReg = SpiTxRxEnReg[7:0];
- end
- GPIOCtrlAddr : begin
- ansReg = GPIOAReg[7:0];
- end
- GPIOCtrlAddrS : begin
- ansReg = GPIOARegS[7:0];
- end
- Debug0Addr : begin
- ansReg = LedReg[7:0];
- end
- default : begin
- ansReg = 0;
- end
- endcase
- end
- endcase
- end
- end
- end
- endmodule
|