SpiSubSystem.v 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226
  1. //////////////////////////////////////////////////////////////////////////////////
  2. // Company: TAIR
  3. // Engineer:
  4. //
  5. // Create Date: 10/30/2023 11:24:31 AM
  6. // Design Name:
  7. // Module Name: SpiSubSystem
  8. // Project Name: S5443_V3_FPGA3
  9. // Target Devices: BOARD: BY5443v3. FPGA: xc7s25csga225-2
  10. // Tool Versions:
  11. // Description:
  12. //
  13. // Dependencies:
  14. //
  15. // Revision:
  16. // Revision 1.0 - File Created
  17. // Additional Comments:
  18. //
  19. //////////////////////////////////////////////////////////////////////////////////
  20. module SpiSubSystem #(
  21. parameter STAGES = 3,
  22. parameter CMD_REG_WIDTH = 32,
  23. parameter ADDR_REG_WIDTH = 12,
  24. parameter WIDTH = 1,
  25. parameter FIFO_NUM = 7
  26. )
  27. (
  28. input Clk123_i,
  29. input SpiClk_i,
  30. input TxEn_i,
  31. input FifoRxRst_i,
  32. input FifoTxRst_i,
  33. input FifoRxRstRdPtr_i,
  34. input FifoTxRstWrPtr_i,
  35. input SmcAre_i,
  36. input SmcAwe_i,
  37. input [ADDR_REG_WIDTH-1:0] SmcAddr_i,
  38. input ToFifoVal_i,
  39. input [CMD_REG_WIDTH-1:0] ToFifoData_i,
  40. input [1:0] WidthSel_i,
  41. input PulsePol_i,
  42. input ClockPhase_i,
  43. input EndianSel_i,
  44. input Lag_i,
  45. input Lead_i,
  46. input SelSt_i,
  47. input [5:0] Stop_i,
  48. input Assel_i,
  49. input ChipSelFpga_i,
  50. input ChipSelFlash_i,
  51. input SpiMode_i,
  52. input SpiEn_i,
  53. output [CMD_REG_WIDTH-1:0] TxFifoCtrlReg_o,
  54. output [CMD_REG_WIDTH-1:0] RxFifoCtrlReg_o,
  55. output [CMD_REG_WIDTH-1:0] DataFromRxFifo_o,
  56. output Sck_o,
  57. output Ss_o,
  58. output SsFlash_o,
  59. output Mosi0_o,
  60. inout Mosi1_io,
  61. output Mosi2_o,
  62. output Mosi3_o
  63. );
  64. //================================================================================
  65. // REG/WIRE
  66. //================================================================================
  67. wire [CMD_REG_WIDTH-1:0] toSpiData;
  68. wire emptyFlagTx;
  69. wire initRst;
  70. wire sckR;
  71. wire ssR;
  72. wire mosi0R;
  73. wire valToTxR;
  74. wire valToRxR;
  75. wire sckQ;
  76. wire ssQ;
  77. wire mosi0Q;
  78. wire valToTxQ;
  79. wire valToTxFifoRead;
  80. wire valToRxFifoWrite;
  81. wire [CMD_REG_WIDTH-1:0] dataToRxFifo;
  82. //================================================================================
  83. // ASSIGNMENTS
  84. //================================================================================
  85. assign valToTxFifoRead = (SpiMode_i) ? valToTxQ : valToTxR;
  86. assign Mosi1_io = (SpiMode_i) ? mosi1_o : 1'bz;
  87. //================================================================================
  88. // CODING
  89. //================================================================================
  90. InitRst InitRst_inst
  91. (
  92. .clk_i (SpiClk_i),
  93. .signal_o (initRst)
  94. );
  95. Sync1bit #(
  96. .WIDTH (1),
  97. .STAGES (STAGES)
  98. ) Sync1bit_inst
  99. (
  100. .ClkFast_i (Clk123_i),
  101. .ClkSlow_i (SpiClk_i),
  102. .TxEn_i (TxEn_i),
  103. .TxEn_o (spiTxEnSync)
  104. );
  105. DataFifoWrapper #(
  106. .CMD_REG_WIDTH (CMD_REG_WIDTH),
  107. .ADDR_REG_WIDTH (ADDR_REG_WIDTH),
  108. .STAGES (STAGES),
  109. .FIFO_NUM (FIFO_NUM)
  110. ) DataFifoWrapper
  111. (
  112. .WrClk_i (Clk123_i),
  113. .RdClk_i (SpiClk_i),
  114. .FifoRxRst_i (FifoRxRst_i),
  115. .FifoTxRst_i (FifoTxRst_i),
  116. .FifoRxRstRdPtr_i (FifoRxRstRdPtr_i),
  117. .FifoTxRstWrPtr_i (FifoTxRstWrPtr_i),
  118. .SmcAre_i (SmcAre_i),
  119. .SmcAwe_i (SmcAwe_i),
  120. .SmcAddr_i (SmcAddr_i),
  121. .ToFifoVal_i (ToFifoVal_i),
  122. .ToFifoRxData_i (dataToRxFifo),
  123. .ToFifoRxWriteVal_i (valToRxR),
  124. .ToFifoTxReadVal_i (valToTxFifoRead),
  125. .ToFifoData_i (ToFifoData_i),
  126. .TxFifoCtrlReg_o (TxFifoCtrlReg_o),
  127. .RxFifoCtrlReg_o (RxFifoCtrlReg_o),
  128. .EmptyFlagTx_o (emptyFlagTx),
  129. .DataFromRxFifo_o (DataFromRxFifo_o),
  130. .ToSpiData_o (toSpiData)
  131. );
  132. SPIm SPIm_inst (
  133. .Clk_i (SpiClk_i),
  134. .Start_i (spiTxEnSync),
  135. .Rst_i (initRst | SpiMode_i | !SpiEn_i),
  136. .EmptyFlag_i (emptyFlagTx),
  137. .SpiData_i (toSpiData),
  138. .WidthSel_i (WidthSel_i),
  139. .PulsePol_i (PulsePol_i),
  140. .ClockPhase_i (ClockPhase_i),
  141. .EndianSel_i (EndianSel_i),
  142. .Lag_i (Lag_i),
  143. .Lead_i (Lead_i),
  144. .Stop_i (Stop_i),
  145. .SelSt_i (SelSt_i),
  146. .Sck_o (sckR),
  147. .Ss_o (ssR),
  148. .Mosi0_o (mosi0R),
  149. .Val_o (valToTxR)
  150. );
  151. SPIs SPIs_inst (
  152. .Clk_i (SpiClk_i),
  153. .Rst_i (initRst | SpiMode_i),
  154. .Sck_i (sckR),
  155. .Ss_i (ssR),
  156. .Mosi0_i (Mosi1_io),
  157. .WidthSel_i (WidthSel_i),
  158. .EndianSel_i (EndianSel_i),
  159. .SelSt_i (SelSt_i),
  160. .DataToRxFifo_o (dataToRxFifo),
  161. .Val_o (valToRxR)
  162. );
  163. QuadSPIm QuadSPIm_inst (
  164. .Clk_i (SpiClk_i),
  165. .Start_i (spiTxEnSync),
  166. .Rst_i (initRst | !SpiMode_i | !SpiEn_i),
  167. .EmptyFlag_i (emptyFlagTx),
  168. .SpiData_i (toSpiData),
  169. .WidthSel_i (WidthSel_i),
  170. .PulsePol_i (PulsePol_i),
  171. .ClockPhase_i (ClockPhase_i),
  172. .EndianSel_i (EndianSel_i),
  173. .Lag_i (Lag_i),
  174. .Lead_i (Lead_i),
  175. .Stop_i (Stop_i),
  176. .SelSt_i (SelSt_i),
  177. .Sck_o (sckQ),
  178. .Ss_o (ssQ),
  179. .Mosi0_o (mosi0Q),
  180. .Mosi1_o (mosi1_o),
  181. .Mosi2_o (Mosi2_o),
  182. .Mosi3_o (Mosi3_o),
  183. .Val_o (valToTxQ)
  184. );
  185. SpiLinesMuxer SpiLinesMuxer (
  186. .SsR_i (ssR),
  187. .SsQ_i (ssQ),
  188. .SckR_i (sckR),
  189. .SckQ_i (sckQ),
  190. .Mosi0R_i (mosi0R),
  191. .Mosi0Q_i (mosi0Q),
  192. .ChipSelFpga_i (ChipSelFpga_i),
  193. .ChipSelFlash_i (ChipSelFlash_i),
  194. .Assel_i (Assel_i),
  195. .SpiMode_i (SpiMode_i),
  196. .Ss_o (Ss_o),
  197. .SsFlash_o (SsFlash_o),
  198. .Sck_o (Sck_o),
  199. .Mosi0_o (Mosi0_o)
  200. );
  201. endmodule