S5443_3Top.v 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822
  1. `timescale 1ns / 1ps
  2. //////////////////////////////////////////////////////////////////////////////////
  3. // Company:
  4. // Engineer:
  5. //
  6. // Create Date: 10/30/2023 11:24:31 AM
  7. // Design Name:
  8. // Module Name: S5443_3Top
  9. // Project Name:
  10. // Target Devices:
  11. // Tool Versions:
  12. // Description:
  13. //
  14. // Dependencies:
  15. //
  16. // Revision:
  17. // Revision 0.01 - File Created
  18. // Additional Comments:
  19. //
  20. //////////////////////////////////////////////////////////////////////////////////
  21. module S5443_3Top
  22. #(
  23. parameter CmdRegWidth = 32,
  24. parameter AddrRegWidth = 12,
  25. parameter SpiNum = 1
  26. )
  27. (
  28. input Clk123_i,
  29. input [AddrRegWidth-2:0] SmcAddr_i,
  30. inout [CmdRegWidth/2-1:0] SmcData_i,
  31. input SmcAwe_i,
  32. input SmcAmsN_i,
  33. input SmcAre_i,
  34. input [1:0] SmcBe_i,
  35. input SmcAoe_i,
  36. output [SpiNum-1:0] Ld_i,
  37. output Led_o,
  38. output [SpiNum-1:0] Mosi0_o,
  39. inout [SpiNum-1:0] Mosi1_io,//inout: when RSPI mode, input; when QSPI mode output;
  40. output [SpiNum-1:0] Mosi2_o,
  41. output [SpiNum-1:0] Mosi3_o,
  42. output [SpiNum-1:0] Ss_o,
  43. output [SpiNum-1:0] SsFlash_o,
  44. output [SpiNum-1:0] Sck_o,
  45. output [SpiNum-1:0] SpiRst_o,
  46. output [SpiNum-1:0] SpiDir_o,
  47. output LD_o
  48. );
  49. //================================================================================
  50. // REG/WIRE
  51. //================================================================================
  52. wire Clk100_i;
  53. wire [SpiNum-1:0]Sck;
  54. wire [AddrRegWidth-1:0] addr;
  55. wire [SpiNum-1:0] Ss;
  56. wire [SpiNum-1:0]Mosi0;
  57. wire [SpiNum-1:0]Mosi1;
  58. wire [SpiNum-1:0]Mosi2;
  59. wire [SpiNum-1:0]Mosi3;
  60. wire [SpiNum-1:0] ten;
  61. wire clk80;
  62. wire clk61;
  63. wire initRst;
  64. wire gclk;
  65. wire [0:7] baudRate [SpiNum-1:0];
  66. //InitRst
  67. wire [SpiNum-1:0] initRstGen;
  68. //SPI0
  69. wire [CmdRegWidth-1:0] spi0Ctrl;
  70. wire [CmdRegWidth-1:0] spi0Clk;
  71. wire [CmdRegWidth-1:0] spi0CsDelay;
  72. wire [CmdRegWidth-1:0] spi0CsCtrl;
  73. wire [CmdRegWidth-1:0] spi0TxFifoCtrl;
  74. wire [CmdRegWidth-1:0] spi0RxFifoCtrl;
  75. wire [CmdRegWidth-1:0] spi0TxFifo;
  76. wire [CmdRegWidth-1:0] spi0RxFifo;
  77. wire [CmdRegWidth-1:0] spi0CtrlRR;
  78. wire [CmdRegWidth-1:0] spi0ClkRR;
  79. wire [CmdRegWidth-1:0] spi0CsDelayRR;
  80. wire [CmdRegWidth-1:0] spi0CsCtrlRR;
  81. wire [CmdRegWidth-1:0] spi0TxFifoCtrlRR;
  82. wire [CmdRegWidth-1:0] spi0RxFifoCtrlRR;
  83. wire [CmdRegWidth-1:0] ansDataRR;
  84. //SPI1
  85. wire [CmdRegWidth-1:0] spi1Ctrl;
  86. wire [CmdRegWidth-1:0] spi1Clk;
  87. wire [CmdRegWidth-1:0] spi1CsDelay;
  88. wire [CmdRegWidth-1:0] spi1CsCtrl;
  89. wire [CmdRegWidth-1:0] spi1TxFifoCtrl;
  90. wire [CmdRegWidth-1:0] spi1RxFifoCtrl;
  91. wire [CmdRegWidth-1:0] spi1TxFifo;
  92. wire [CmdRegWidth-1:0] spi1RxFifo;
  93. //SPI2
  94. wire [CmdRegWidth-1:0] spi2Ctrl;
  95. wire [CmdRegWidth-1:0] spi2Clk;
  96. wire [CmdRegWidth-1:0] spi2CsDelay;
  97. wire [CmdRegWidth-1:0] spi2CsCtrl;
  98. wire [CmdRegWidth-1:0] spi2TxFifoCtrl;
  99. wire [CmdRegWidth-1:0] spi2RxFifoCtrl;
  100. wire [CmdRegWidth-1:0] spi2TxFifo;
  101. wire [CmdRegWidth-1:0] Spi2RxFifo;
  102. //SPI3
  103. wire [CmdRegWidth-1:0] spi3Ctrl;
  104. wire [CmdRegWidth-1:0] spi3Clk;
  105. wire [CmdRegWidth-1:0] spi3CsDelay;
  106. wire [CmdRegWidth-1:0] spi3CsCtrl;
  107. wire [CmdRegWidth-1:0] spi3TxFifoCtrl;
  108. wire [CmdRegWidth-1:0] spi3RxFifoCtrl;
  109. wire [CmdRegWidth-1:0] Spi3TxFifo;
  110. wire [CmdRegWidth-1:0] Spi3RxFifo;
  111. //SPI4
  112. wire [CmdRegWidth-1:0] spi4Ctrl;
  113. wire [CmdRegWidth-1:0] spi4Clk;
  114. wire [CmdRegWidth-1:0] spi4CsDelay;
  115. wire [CmdRegWidth-1:0] spi4CsCtrl;
  116. wire [CmdRegWidth-1:0] spi4TxFifoCtrl;
  117. wire [CmdRegWidth-1:0] spi4RxFifoCtrl;
  118. wire [CmdRegWidth-1:0] Spi4TxFifo;
  119. wire [CmdRegWidth-1:0] Spi4RxFifo;
  120. //SPI5
  121. wire [CmdRegWidth-1:0] spi5Ctrl;
  122. wire [CmdRegWidth-1:0] spi5Clk;
  123. wire [CmdRegWidth-1:0] spi5CsDelay;
  124. wire [CmdRegWidth-1:0] spi5CsCtrl;
  125. wire [CmdRegWidth-1:0] spi5TxFifoCtrl;
  126. wire [CmdRegWidth-1:0] spi5RxFifoCtrl;
  127. wire [CmdRegWidth-1:0] Spi5TxFifo;
  128. wire [CmdRegWidth-1:0] Spi5RxFifo;
  129. //SPI6
  130. wire [CmdRegWidth-1:0] spi6Ctrl;
  131. wire [CmdRegWidth-1:0] spi6Clk;
  132. wire [CmdRegWidth-1:0] spi6CsDelay;
  133. wire [CmdRegWidth-1:0] spi6CsCtrl;
  134. wire [CmdRegWidth-1:0] spi6TxFifoCtrl;
  135. wire [CmdRegWidth-1:0] spi6RxFifoCtrl;
  136. wire [CmdRegWidth-1:0] Spi6TxFifo;
  137. wire [CmdRegWidth-1:0] Spi6RxFifo;
  138. wire [CmdRegWidth-1:0] SpiTxRxEn;
  139. wire [CmdRegWidth-1:0] GPIOA;
  140. wire [AddrRegWidth-1:0] toRegMapAddr;
  141. wire [CmdRegWidth/2-1:0] toRegMapData;
  142. wire toRegMapVal;
  143. wire [SpiNum-1:0] toFifoVal;
  144. wire [CmdRegWidth*SpiNum-1:0] toFifoData;
  145. wire [SpiNum-1:0] toSpiVal;
  146. wire [0:31] toSpiData [SpiNum-1:0];
  147. wire [0:1] widthSel [SpiNum-1:0];
  148. wire [SpiNum-1:0] CPOL;
  149. wire [SpiNum-1:0] CPHA;
  150. wire [SpiNum-1:0] endianSel;
  151. wire [SpiNum-1:0] selSt;
  152. wire [SpiNum-1:0] spiMode;
  153. wire [0:5] stopDelay [SpiNum-1:0];
  154. wire [SpiNum-1:0] leadx;
  155. wire [SpiNum-1:0] lag;
  156. wire [SpiNum-1:0] fifoRxRst;
  157. wire [SpiNum-1:0] fifoTxRst;
  158. wire [0:7] wordCntTx [SpiNum-1:0];
  159. wire [0:7] wordCntRx [SpiNum-1:0];
  160. wire [SpiNum-1:0] CS0;
  161. wire [SpiNum-1:0] CS1;
  162. wire [SpiNum-1:0] Assel;
  163. wire [SpiNum-1:0] spiClkBus;
  164. wire [SpiNum-1:0] spiSyncRst;
  165. wire [AddrRegWidth-1:0] smcAddr;
  166. wire [CmdRegWidth/2-1:0] smcData;
  167. wire smcVal;
  168. //RxFifo
  169. wire [0:31] dataToRxFifo [SpiNum-1:0];
  170. wire [0:7] addrToRxFifo [SpiNum-1:0];
  171. wire [SpiNum-1:0] valToRxFifo;
  172. wire [SpiNum-1:0] valToTxFifoRead;
  173. // SPI mode choice
  174. wire [SpiNum-1:0] SckR;
  175. wire [SpiNum-1:0] SsR;
  176. wire [SpiNum-1:0] Mosi0R;
  177. wire [SpiNum-1:0] valReg;
  178. wire [SpiNum-1:0] valToTxR;
  179. wire [SpiNum-1:0] valToRxR;
  180. wire [0:31] dataToRxFifoR [SpiNum-1:0];
  181. wire [SpiNum-1:0] SckQ;
  182. wire [SpiNum-1:0] SsQ;
  183. wire [SpiNum-1:0] Mosi0Q;
  184. wire [SpiNum-1:0] valToTxQ;
  185. wire [SpiNum-1:0] valToRxQ;
  186. wire [0:31] dataToRxFifoQ [SpiNum-1:0];
  187. wire [0:31] dataFromRxFifo [SpiNum-1:0];
  188. wire [CmdRegWidth/2-1:0] muxedData;
  189. wire Clk100_o;
  190. wire Clk40_o;
  191. wire [CmdRegWidth/2-1:0] ansData;
  192. //================================================================================
  193. // ASSIGNMENTS
  194. //================================================================================
  195. assign ten = SpiTxRxEn[6:0];
  196. assign Mosi1_io[0] =(spiMode[0])?Mosi1[0]:1'bz;
  197. assign Mosi1_io[1] =(spiMode[1])?Mosi1[1]:1'bz;
  198. assign Mosi1_io[2] =(spiMode[2])?Mosi1[2]:1'bz;
  199. assign Mosi1_io[3] =(spiMode[3])?Mosi1[3]:1'bz;
  200. assign Mosi1_io[4] =(spiMode[4])?Mosi1[4]:1'bz;
  201. assign Mosi1_io[5] =(spiMode[5])?Mosi1[5]:1'bz;
  202. assign Mosi1_io[6] =(spiMode[6])?Mosi1[6]:1'bz;
  203. assign Mosi2_o = Mosi2;
  204. assign Mosi3_o = Mosi3;
  205. assign Ss_o[0] = (Assel[0])? ((CS0[0])? Ss[0]:~Ss[0]):CS0[0];
  206. assign Ss_o[1] = (Assel[1])? ((CS0[1])? Ss[1]:~Ss[1]):CS0[1];
  207. assign Ss_o[2] = (Assel[2])? ((CS0[2])? Ss[2]:~Ss[2]):CS0[2];
  208. assign Ss_o[3] = (Assel[3])? ((CS0[3])? Ss[3]:~Ss[3]):CS0[3];
  209. assign Ss_o[4] = (Assel[4])? ((CS0[4])? Ss[4]:~Ss[4]):CS0[4];
  210. assign Ss_o[5] = (Assel[5])? ((CS0[5])? Ss[5]:~Ss[5]):CS0[5];
  211. assign Ss_o[6] = (Assel[6])? ((CS0[6])? Ss[6]:~Ss[6]):CS0[6];
  212. assign SsFlash_o[0] = (Assel[0])?(CS1[0]? Ss[0]:~Ss[0]):CS1[0];
  213. assign SsFlash_o[1] = (Assel[1])?(CS1[1]? Ss[1]:~Ss[1]):CS1[1];
  214. assign SsFlash_o[2] = (Assel[2])?(CS1[2]? Ss[2]:~Ss[2]):CS1[2];
  215. assign SsFlash_o[3] = (Assel[3])?(CS1[3]? Ss[3]:~Ss[3]):CS1[3];
  216. assign SsFlash_o[4] = (Assel[4])?(CS1[4]? Ss[4]:~Ss[4]):CS1[4];
  217. assign SsFlash_o[5] = (Assel[5])?(CS1[5]? Ss[5]:~Ss[5]):CS1[5];
  218. assign SsFlash_o[6] = (Assel[6])?(CS1[6]? Ss[6]:~Ss[6]):CS1[6];
  219. assign Sck_o = Sck;
  220. assign widthSel[0] = spi0CtrlRR[6:5];
  221. assign widthSel[1] = spi1Ctrl[6:5];
  222. assign widthSel[2] = spi2Ctrl[6:5];
  223. assign widthSel[3] = spi3Ctrl[6:5];
  224. assign widthSel[4] = spi4Ctrl[6:5];
  225. assign widthSel[5] = spi5Ctrl[6:5];
  226. assign widthSel[6] = spi6Ctrl[6:5];
  227. assign spiMode[0] = spi0CtrlRR[7];
  228. assign spiMode[1] = spi1Ctrl[7];
  229. assign spiMode[2] = spi2Ctrl[7];
  230. assign spiMode[3] = spi3Ctrl[7];
  231. assign spiMode[4] = spi4Ctrl[7];
  232. assign spiMode[5] = spi5Ctrl[7];
  233. assign spiMode[6] = spi6Ctrl[7];
  234. assign CPOL[0] = spi0CtrlRR[2];
  235. assign CPOL[1] = spi1Ctrl[2];
  236. assign CPOL[2] = spi2Ctrl[2];
  237. assign CPOL[3] = spi3Ctrl[2];
  238. assign CPOL[4] = spi4Ctrl[2];
  239. assign CPOL[5] = spi5Ctrl[2];
  240. assign CPOL[6] = spi6Ctrl[2];
  241. assign CPHA[0] = spi0CtrlRR[1];
  242. assign CPHA[1] = spi1Ctrl[1];
  243. assign CPHA[2] = spi2Ctrl[1];
  244. assign CPHA[3] = spi3Ctrl[1];
  245. assign CPHA[4] = spi4Ctrl[1];
  246. assign CPHA[5] = spi5Ctrl[1];
  247. assign CPHA[6] = spi6Ctrl[1];
  248. assign endianSel[0] = spi0CtrlRR[8];
  249. assign endianSel[1] = spi1Ctrl[8];
  250. assign endianSel[2] = spi2Ctrl[8];
  251. assign endianSel[3] = spi3Ctrl[8];
  252. assign endianSel[4] = spi4Ctrl[8];
  253. assign endianSel[5] = spi5Ctrl[8];
  254. assign endianSel[6] = spi6Ctrl[8];
  255. assign selSt[0] = spi0CtrlRR[4];
  256. assign selSt[1] = spi1Ctrl[4];
  257. assign selSt[2] = spi2Ctrl[4];
  258. assign selSt[3] = spi3Ctrl[4];
  259. assign selSt[4] = spi4Ctrl[4];
  260. assign selSt[5] = spi5Ctrl[4];
  261. assign selSt[6] = spi6Ctrl[4];
  262. assign Assel[0] = spi0CtrlRR[3];
  263. assign Assel[1] = spi1Ctrl[3];
  264. assign Assel[2] = spi2Ctrl[3];
  265. assign Assel[3] = spi3Ctrl[3];
  266. assign Assel[4] = spi4Ctrl[3];
  267. assign Assel[5] = spi5Ctrl[3];
  268. assign Assel[6] = spi6Ctrl[3];
  269. assign stopDelay[0] = spi0CsDelayRR[7:2];
  270. assign stopDelay[1] = spi1CsDelay[7:2];
  271. assign stopDelay[2] = spi2CsDelay[7:2];
  272. assign stopDelay[3] = spi3CsDelay[7:2];
  273. assign stopDelay[4] = spi4CsDelay[7:2];
  274. assign stopDelay[5] = spi5CsDelay[7:2];
  275. assign stopDelay[6] = spi6CsDelay[7:2];
  276. assign leadx[0] = spi0CsDelayRR[1];
  277. assign leadx[1] = spi1CsDelay[1];
  278. assign leadx[2] = spi2CsDelay[1];
  279. assign leadx[3] = spi3CsDelay[1];
  280. assign leadx[4] = spi4CsDelay[1];
  281. assign leadx[5] = spi5CsDelay[1];
  282. assign leadx[6] = spi6CsDelay[1];
  283. assign lag[0] = spi0CsDelayRR[0];
  284. assign lag[1] = spi1CsDelay[0];
  285. assign lag[2] = spi2CsDelay[0];
  286. assign lag[3] = spi3CsDelay[0];
  287. assign lag[4] = spi4CsDelay[0];
  288. assign lag[5] = spi5CsDelay[0];
  289. assign lag[6] = spi6CsDelay[0];
  290. assign baudRate[0] = spi0ClkRR[7:0];
  291. assign baudRate[1] = spi1Clk[7:0];
  292. assign baudRate[2] = spi2Clk[7:0];
  293. assign baudRate[3] = spi3Clk[7:0];
  294. assign baudRate[4] = spi4Clk[7:0];
  295. assign baudRate[5] = spi5Clk[7:0];
  296. assign baudRate[6] = spi6Clk[7:0];
  297. assign SpiRst_o[0] = GPIOA[0];
  298. assign SpiRst_o[1] = GPIOA[1];
  299. assign SpiRst_o[2] = GPIOA[2];
  300. assign SpiRst_o[3] = GPIOA[3];
  301. assign SpiRst_o[4] = GPIOA[4];
  302. assign SpiRst_o[5] = GPIOA[5];
  303. assign SpiRst_o[6] = GPIOA[6];
  304. assign fifoRxRst[0] = spi0RxFifoCtrlRR[0];
  305. assign fifoRxRst[1] = spi1RxFifoCtrl[0];
  306. assign fifoRxRst[2] = spi2RxFifoCtrl[0];
  307. assign fifoRxRst[3] = spi3RxFifoCtrl[0];
  308. assign fifoRxRst[4] = spi4RxFifoCtrl[0];
  309. assign fifoRxRst[5] = spi5RxFifoCtrl[0];
  310. assign fifoRxRst[6] = spi6RxFifoCtrl[0];
  311. assign fifoTxRst[0] = spi0TxFifoCtrlRR[0];
  312. assign fifoTxRst[1] = spi1TxFifoCtrl[0];
  313. assign fifoTxRst[2] = spi2TxFifoCtrl[0];
  314. assign fifoTxRst[3] = spi3TxFifoCtrl[0];
  315. assign fifoTxRst[4] = spi4TxFifoCtrl[0];
  316. assign fifoTxRst[5] = spi5TxFifoCtrl[0];
  317. assign fifoTxRst[6] = spi6TxFifoCtrl[0];
  318. assign Ld_i[0] = GPIOA[16];
  319. assign Ld_i[1] = GPIOA[17];
  320. assign Ld_i[2] = GPIOA[18];
  321. assign Ld_i[3] = GPIOA[19];
  322. assign Ld_i[4] = GPIOA[20];
  323. assign Ld_i[5] = GPIOA[21];
  324. assign Ld_i[6] = GPIOA[22];
  325. assign LD_o = Ld_i[0]&Ld_i[1]&Ld_i[2]&Ld_i[3]&Ld_i[4]&Ld_i[5]&Ld_i[6];
  326. assign wordCntRx[0] = spi0RxFifoCtrlRR[15:8];
  327. assign wordCntRx[1] = spi1RxFifoCtrl[15:8];
  328. assign wordCntRx[2] = spi2RxFifoCtrl[15:8];
  329. assign wordCntRx[3] = spi3RxFifoCtrl[15:8];
  330. assign wordCntRx[4] = spi4RxFifoCtrl[15:8];
  331. assign wordCntRx[5] = spi5RxFifoCtrl[15:8];
  332. assign wordCntRx[6] = spi6RxFifoCtrl[15:8];
  333. assign wordCntTx[0] = spi0TxFifoCtrlRR[15:8];
  334. assign wordCntTx[1] = spi1TxFifoCtrl[15:8];
  335. assign wordCntTx[2] = spi2TxFifoCtrl[15:8];
  336. assign wordCntTx[3] = spi3TxFifoCtrl[15:8];
  337. assign wordCntTx[4] = spi4TxFifoCtrl[15:8];
  338. assign wordCntTx[5] = spi5TxFifoCtrl[15:8];
  339. assign wordCntTx[6] = spi6TxFifoCtrl[15:8];
  340. assign CS0[0] = spi0CsCtrlRR[0];
  341. assign CS0[1] = spi1CsCtrl[0];
  342. assign CS0[2] = spi2CsCtrl[0];
  343. assign CS0[3] = spi3CsCtrl[0];
  344. assign CS0[4] = spi4CsCtrl[0];
  345. assign CS0[5] = spi5CsCtrl[0];
  346. assign CS0[6] = spi6CsCtrl[0];
  347. assign CS1[0] = spi0CsCtrlRR[1];
  348. assign CS1[1] = spi1CsCtrl[1];
  349. assign CS1[2] = spi2CsCtrl[1];
  350. assign CS1[3] = spi3CsCtrl[1];
  351. assign CS1[4] = spi4CsCtrl[1];
  352. assign CS1[5] = spi5CsCtrl[1];
  353. assign CS1[6] = spi6CsCtrl[1];
  354. assign Ss[0] = (spiMode[0])? SsQ[0]:SsR[0];
  355. assign Ss[1] = (spiMode[1])? SsQ[1]:SsR[1];
  356. assign Ss[2] = (spiMode[2])? SsQ[2]:SsR[2];
  357. assign Ss[3] = (spiMode[3])? SsQ[3]:SsR[3];
  358. assign Ss[4] = (spiMode[4])? SsQ[4]:SsR[4];
  359. assign Ss[5] = (spiMode[5])? SsQ[5]:SsR[5];
  360. assign Ss[6] = (spiMode[6])? SsQ[6]:SsR[6];
  361. assign SpiDir_o[0] = (spiMode[0])? 1'b1 : 1'b0 ;
  362. assign SpiDir_o[1] = (spiMode[1])? 1'b1 : 1'b0 ;
  363. assign SpiDir_o[2] = (spiMode[2])? 1'b1 : 1'b0 ;
  364. assign SpiDir_o[3] = (spiMode[3])? 1'b1 : 1'b0 ;
  365. assign SpiDir_o[4] = (spiMode[4])? 1'b1 : 1'b0 ;
  366. assign SpiDir_o[5] = (spiMode[5])? 1'b1 : 1'b0 ;
  367. assign SpiDir_o[6] = (spiMode[6])? 1'b1 : 1'b0 ;
  368. assign Sck[0] = (spiMode[0])?SckQ[0]:SckR[0];
  369. assign Sck[1] = (spiMode[1])?SckQ[1]:SckR[1];
  370. assign Sck[2] = (spiMode[2])?SckQ[2]:SckR[2];
  371. assign Sck[3] = (spiMode[3])?SckQ[3]:SckR[3];
  372. assign Sck[4] = (spiMode[4])?SckQ[4]:SckR[4];
  373. assign Sck[5] = (spiMode[5])?SckQ[5]:SckR[5];
  374. assign Sck[6] = (spiMode[6])?SckQ[6]:SckR[6];
  375. assign Mosi0[0] = (spiMode[0])?Mosi0Q[0]:Mosi0R[0];
  376. assign Mosi0[1] = (spiMode[1])?Mosi0Q[1]:Mosi0R[1];
  377. assign Mosi0[2] = (spiMode[2])?Mosi0Q[2]:Mosi0R[2];
  378. assign Mosi0[3] = (spiMode[3])?Mosi0Q[3]:Mosi0R[3];
  379. assign Mosi0[4] = (spiMode[4])?Mosi0Q[4]:Mosi0R[4];
  380. assign Mosi0[5] = (spiMode[5])?Mosi0Q[5]:Mosi0R[5];
  381. assign Mosi0[6] = (spiMode[6])?Mosi0Q[6]:Mosi0R[6];
  382. assign Mosi0_o[0] = Mosi0[0];
  383. assign Mosi0_o[1] = Mosi0[1];
  384. assign Mosi0_o[2] = Mosi0[2];
  385. assign Mosi0_o[3] = Mosi0[3];
  386. assign Mosi0_o[4] = Mosi0[4];
  387. assign Mosi0_o[5] = Mosi0[5];
  388. assign Mosi0_o[6] = Mosi0[6];
  389. assign valToTxFifoRead[0] = (spiMode[0])?valToTxQ[0]:valToTxR[0];
  390. assign valToTxFifoRead[1] = (spiMode[1])?valToTxQ[1]:valToTxR[1];
  391. assign valToTxFifoRead[2] = (spiMode[2])?valToTxQ[2]:valToTxR[2];
  392. assign valToTxFifoRead[3] = (spiMode[3])?valToTxQ[3]:valToTxR[3];
  393. assign valToTxFifoRead[4] = (spiMode[4])?valToTxQ[4]:valToTxR[4];
  394. assign valToTxFifoRead[5] = (spiMode[5])?valToTxQ[5]:valToTxR[5];
  395. assign valToTxFifoRead[6] = (spiMode[6])?valToTxQ[6]:valToTxR[6];
  396. assign valToRxFifo[0] = valToRxR[0];
  397. assign valToRxFifo[1] = valToRxR[1];
  398. assign valToRxFifo[2] = valToRxR[2];
  399. assign valToRxFifo[3] = valToRxR[3];
  400. assign valToRxFifo[4] = valToRxR[4];
  401. assign valToRxFifo[5] = valToRxR[5];
  402. assign valToRxFifo[6] = valToRxR[6];
  403. // assign dataToRxFifo[0] = (spiMode)? dataToRxFifoQ[0]:dataToRxFifoR[0];
  404. // assign dataToRxFifo[1] = (spiMode)? dataToRxFifoQ[1]:dataToRxFifoR[1];
  405. // assign dataToRxFifo[2] = (spiMode)? dataToRxFifoQ[2]:dataToRxFifoR[2];
  406. // assign dataToRxFifo[3] = (spiMode)? dataToRxFifoQ[3]:dataToRxFifoR[3];
  407. // assign dataToRxFifo[4] = (spiMode)? dataToRxFifoQ[4]:dataToRxFifoR[4];
  408. // assign dataToRxFifo[5] = (spiMode)? dataToRxFifoQ[5]:dataToRxFifoR[5];
  409. // assign dataToRxFifo[6] = (spiMode)? dataToRxFifoQ[6]:dataToRxFifoR[6];
  410. assign dataToRxFifo[0] = dataToRxFifoR[0];
  411. assign dataToRxFifo[1] = dataToRxFifoR[1];
  412. assign dataToRxFifo[2] = dataToRxFifoR[2];
  413. assign dataToRxFifo[3] = dataToRxFifoR[3];
  414. assign dataToRxFifo[4] = dataToRxFifoR[4];
  415. assign dataToRxFifo[5] = dataToRxFifoR[5];
  416. assign dataToRxFifo[6] = dataToRxFifoR[6];
  417. //================================================================================
  418. // CODING
  419. //================================================================================
  420. DataOutMux DataOutMuxer
  421. (
  422. // .Rst_i (initRst),
  423. .Addr_i (smcAddr),
  424. .ToRegMapAddr_i (toRegMapAddr),
  425. .DataFromRegMap_i (ansDataRR),
  426. .SmcAre_i (SmcAre_i),
  427. .DataFromRxFifo1_i (dataFromRxFifo[0]),
  428. .DataFromRxFifo2_i (dataFromRxFifo[1]),
  429. .DataFromRxFifo3_i (dataFromRxFifo[2]),
  430. .DataFromRxFifo4_i (dataFromRxFifo[3]),
  431. .DataFromRxFifo5_i (dataFromRxFifo[4]),
  432. .DataFromRxFifo6_i (dataFromRxFifo[5]),
  433. .DataFromRxFifo7_i (dataFromRxFifo[6]),
  434. .AnsData_o (muxedData)
  435. );
  436. BUFG BUFG_inst (
  437. .O(gclk), // 1-bit output: Clock output
  438. .I(Clk123_i) // 1-bit input: Clock input
  439. );
  440. SmcRx SmcRx
  441. (
  442. .Clk_i (gclk),
  443. .Rst_i (initRst),
  444. .SmcD_i (SmcData_i),
  445. .SmcA_i (SmcAddr_i),
  446. .SmcAwe_i (SmcAwe_i),
  447. .SmcAmsN_i (SmcAmsN_i),
  448. .SmcAoe_i (SmcAoe_i),
  449. .SmcAre_i (SmcAre_i),
  450. .SmcBe_i (SmcBe_i),
  451. .AnsData_i (muxedData),
  452. .Data_o (smcData),
  453. .Addr_o (smcAddr),
  454. .Val_o (smcVal)
  455. );
  456. DataMuxer DataMuxer
  457. (
  458. .Clk_i (gclk),
  459. .Rst_i (initRst),
  460. .SmcVal_i (smcVal),
  461. .SmcData_i (smcData),
  462. .SmcAddr_i (smcAddr),
  463. .ToRegMapVal_o (toRegMapVal),
  464. .ToRegMapData_o (toRegMapData),
  465. .ToRegMapAddr_o (toRegMapAddr),
  466. .ToFifoVal_o (toFifoVal),
  467. .ToFifoData_o (toFifoData)
  468. );
  469. RegMap
  470. #(
  471. .CmdRegWidth(32),
  472. .AddrRegWidth(12)
  473. )
  474. RegMap_inst
  475. (
  476. .Clk_i(gclk),
  477. .Rst_i(initRst),
  478. .Data_i(toRegMapData),
  479. .Addr_i(toRegMapAddr),
  480. .Val_i(toRegMapVal),
  481. .SmcBe_i(smcBe),
  482. .Led_o(Led_o),
  483. .AnsDataReg_o(ansData),
  484. //Spi0
  485. .Spi0CtrlReg_o(spi0Ctrl),
  486. .Spi0ClkReg_o(spi0Clk),
  487. .Spi0CsDelayReg_o(spi0CsDelay),
  488. .Spi0CsCtrlReg_o(spi0CsCtrl),
  489. .Spi0TxFifoCtrlReg_o(spi0TxFifoCtrl),
  490. .Spi0RxFifoCtrlReg_o(spi0RxFifoCtrl),
  491. .Spi0TxFifoReg_o(spi0TxFifo),
  492. .Spi0RxFifoReg_o(spi0RxFifo),
  493. //Spi1
  494. .Spi1CtrlReg_o(spi1Ctrl),
  495. .Spi1ClkReg_o(spi1Clk),
  496. .Spi1CsDelayReg_o(spi1CsDelay),
  497. .Spi1CsCtrlReg_o(spi1CsCtrl),
  498. .Spi1TxFifoCtrlReg_o(spi1TxFifoCtrl),
  499. .Spi1RxFifoCtrlReg_o(spi1RxFifoCtrl),
  500. .Spi1TxFifoReg_o(spi1TxFifo),
  501. .Spi1RxFifoReg_o(spi1RxFifo),
  502. //Spi2
  503. .Spi2CtrlReg_o(spi2Ctrl),
  504. .Spi2ClkReg_o(spi2Clk),
  505. .Spi2CsDelayReg_o(spi2CsDelay),
  506. .Spi2CsCtrlReg_o(spi2CsCtrl),
  507. .Spi2TxFifoCtrlReg_o(spi2TxFifoCtrl),
  508. .Spi2RxFifoCtrlReg_o(spi2RxFifoCtrl),
  509. .Spi2TxFifoReg_o(spi2TxFifo),
  510. .Spi2RxFifoReg_o(Spi2RxFifo),
  511. //Spi3
  512. .Spi3CtrlReg_o(spi3Ctrl),
  513. .Spi3ClkReg_o(spi3Clk),
  514. .Spi3CsDelayReg_o(spi3CsDelay),
  515. .Spi3CsCtrlReg_o(spi3CsCtrl),
  516. .Spi3TxFifoCtrlReg_o(spi3TxFifoCtrl),
  517. .Spi3RxFifoCtrlReg_o(spi3RxFifoCtrl),
  518. .Spi3TxFifoReg_o(Spi3TxFifo),
  519. .Spi3RxFifoReg_o(Spi3RxFifo),
  520. //Spi4
  521. .Spi4CtrlReg_o(spi4Ctrl),
  522. .Spi4ClkReg_o(spi4Clk),
  523. .Spi4CsDelayReg_o(spi4CsDelay),
  524. .Spi4CsCtrlReg_o(spi4CsCtrl),
  525. .Spi4TxFifoCtrlReg_o(spi4TxFifoCtrl),
  526. .Spi4RxFifoCtrlReg_o(spi4RxFifoCtrl),
  527. .Spi4TxFifoReg_o(Spi4TxFifo),
  528. .Spi4RxFifoReg_o(Spi4RxFifo),
  529. //Spi5
  530. .Spi5CtrlReg_o(spi5Ctrl),
  531. .Spi5ClkReg_o(spi5Clk),
  532. .Spi5CsDelayReg_o(spi5CsDelay),
  533. .Spi5CsCtrlReg_o(spi5CsCtrl),
  534. .Spi5TxFifoCtrlReg_o(spi5TxFifoCtrl),
  535. .Spi5RxFifoCtrlReg_o(spi5RxFifoCtrl),
  536. .Spi5TxFifoReg_o(Spi5TxFifo),
  537. .Spi5RxFifoReg_o(Spi5RxFifo),
  538. //Spi6
  539. .Spi6CtrlReg_o(spi6Ctrl),
  540. .Spi6ClkReg_o(spi6Clk),
  541. .Spi6CsDelayReg_o(spi6CsDelay),
  542. .Spi6CsCtrlReg_o(spi6CsCtrl),
  543. .Spi6TxFifoCtrlReg_o(spi6TxFifoCtrl),
  544. .Spi6RxFifoCtrlReg_o(spi6RxFifoCtrl),
  545. .Spi6TxFifoReg_o(Spi6TxFifo),
  546. .Spi6RxFifoReg_o(Spi6RxFifo),
  547. .SpiTxRxEnReg_o(SpiTxRxEn),
  548. .GPIOAReg_o(GPIOA)
  549. );
  550. Cdc Sync (
  551. .Clk_i(gclk),
  552. .Spi0CtrlReg_i(spi0Ctrl),
  553. .Spi0ClkReg_i(spi0Clk),
  554. .Spi0CsDelayReg_i(spi0CsDelay),
  555. .Spi0CsCtrlReg_i(spi0CsCtrl),
  556. .Spi0TxFifoCtrlReg_i(spi0TxFifoCtrl),
  557. .Spi0RxFifoCtrlReg_i(spi0RxFifoCtrl),
  558. .AnsData_i(ansData),
  559. .Spi0CtrlRR_o(spi0CtrlRR),
  560. .Spi0ClkRR_o(spi0ClkRR),
  561. .Spi0CsDelayRR_o(spi0CsDelayRR),
  562. .Spi0CsCtrlRR_o(spi0CsCtrlRR),
  563. .Spi0TxFifoCtrlRR_o(spi0TxFifoCtrlRR),
  564. .Spi0RxFifoCtrlRR_o(spi0RxFifoCtrlRR),
  565. .AnsDataRR_o(ansDataRR)
  566. );
  567. MmcmWrapper #(
  568. .SpiNum(SpiNum)
  569. ) MainMmcm
  570. (
  571. .Clk_i (gclk),
  572. .Rst_i (initRst),
  573. .BaudRate0_i(baudRate[0]),
  574. .BaudRate1_i(baudRate[1]),
  575. .BaudRate2_i(baudRate[2]),
  576. .BaudRate3_i(baudRate[3]),
  577. .BaudRate4_i(baudRate[4]),
  578. .BaudRate5_i(baudRate[5]),
  579. .BaudRate6_i(baudRate[6]),
  580. .SpiClk_o (spiClkBus)
  581. );
  582. genvar i;
  583. generate
  584. for (i = 0; i < SpiNum; i = i + 1) begin: SpiGen
  585. InitRst InitRst_inst
  586. (
  587. .clk_i(spiClkBus[i]),
  588. .signal_o(initRstGen[i])
  589. );
  590. DataFifoWrapper DataFifoWrapper
  591. (
  592. .WrClk_i (gclk),
  593. .RdClk_i (spiClkBus[i]),
  594. // .Rst_i (spiSyncRst[i] | FifoRxRst[i]),
  595. .FifoRxRst_i (fifoRxRst[i]),
  596. .FifoTxRst_i (fifoTxRst[i]),
  597. .SmcAre_i (SmcAre_i),
  598. .SmcAwe_i (SmcAwe_i),
  599. .SmcAddr_i (smcAddr),
  600. .ToFifoVal_i (toFifoVal[i]),
  601. .ToFifoRxData_i (dataToRxFifo[i]),
  602. .ToFifoRxWriteVal_i (valToRxFifo[i]),
  603. .ToFifoTxReadVal_i (valToTxFifoRead[i]),
  604. .ToFifoData_i (toFifoData[32*i+:32]),
  605. .ToSpiVal_o (toSpiVal[i]),
  606. .DataFromRxFifo_o (dataFromRxFifo[i]),
  607. .ToSpiData_o (toSpiData[i])
  608. );
  609. SPIm SPIm_inst (
  610. .Clk_i(spiClkBus[i]),
  611. .Start_i(ten[i]),
  612. .Rst_i(initRstGen[i]| spiMode[i]),
  613. .SPIdata(toSpiData[i]),
  614. .Sck_o(SckR[i]),
  615. .Ss_o(SsR[i]),
  616. .Mosi0_o(Mosi0R[i]),
  617. .WidthSel_i(widthSel[i]),
  618. .PulsePol_i(CPOL[i]),
  619. .CPHA_i(CPHA[i]),
  620. .EndianSel_i(endianSel[i]),
  621. .LAG_i(lag[i]),
  622. .LEAD_i(leadx[i]),
  623. .Stop_i(stopDelay[i]),
  624. .SELST_i(selSt[i]),
  625. .Val_o(valToTxR[i])
  626. );
  627. SPIs SPIs_inst (
  628. .Clk_i(spiClkBus[i]),
  629. .Rst_i(initRstGen[i]|SpiRst_o[i]| spiMode[i]),
  630. .Sck_i(SckR[i]),
  631. .Ss_i(SsR[i]),
  632. .Mosi0_i(Mosi0R[i]),
  633. .WidthSel_i(widthSel[i]),
  634. .SELST_i(selSt[i]),
  635. .DataToRxFifo_o(dataToRxFifoR[i]),
  636. .Val_o(valToRxR[i])
  637. );
  638. QuadSPIm QuadSPIm_inst (
  639. .Clk_i(spiClkBus[i]),
  640. .Start_i(ten[i]),
  641. .Rst_i(initRstGen[i]| !spiMode[i]),
  642. .SpiDataVal_i (toSpiVal),
  643. // .SPIdata(32'h2aaa00aa),
  644. .SPIdata(toSpiData[i]),
  645. .Sck_o(SckQ[i]),
  646. .Ss_o(SsQ[i]),
  647. .Mosi0_i(Mosi0Q[i]),
  648. .Mosi1_i(Mosi1[i]),
  649. .Mosi2_i(Mosi2[i]),
  650. .Mosi3_i(Mosi3[i]),
  651. .WidthSel_i(widthSel[i]),
  652. .PulsePol_i(CPOL[i]),
  653. .CPHA_i(CPHA[i]),
  654. .EndianSel_i(endianSel[i]),
  655. .LAG_i(lag[i]),
  656. .LEAD_i(leadx[i]),
  657. .Stop_i(stopDelay[i]),
  658. .SELST_i(selSt[i]),
  659. .Val_o(valToTxQ[i])
  660. );
  661. // QuadSPIs QuadSPIs_inst (
  662. // .Clk_i(Clk40_o),
  663. // .Rst_i(initRstGen[i]|SpiRst_o[i]| !spiMode[i]),
  664. // .Sck_i(SckQ[i]),
  665. // .Ss_i(SsQ[i]),
  666. // .Mosi0_i(Mosi0Q[i]),
  667. // .Mosi1_i(Mosi1[i]),
  668. // .Mosi2_i(Mosi2[i]),
  669. // .Mosi3_i(Mosi3[i]),
  670. // .WidthSel_i(widthSel[i]),
  671. // .SELST_i(selSt[i]),
  672. // .DataToRxFifo_o(dataToRxFifoQ[i]),
  673. // .Val_o(valToRxQ[i])
  674. // );
  675. end
  676. endgenerate
  677. InitRst InitRst_inst
  678. (
  679. .clk_i(gclk),
  680. .signal_o(initRst)
  681. );
  682. endmodule