QuadSPIs.v 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150
  1. module QuadSPIs (
  2. input Clk_i,
  3. input Rst_i,
  4. input Sck_i,
  5. input Ss_i,
  6. input Mosi0_i,
  7. input Mosi1_i,
  8. input Mosi2_i,
  9. input Mosi3_i,
  10. output reg [23:0] Data_o,
  11. output reg [7:0] Addr_o,
  12. output reg Val_o
  13. );
  14. //================================================================================
  15. // REG/WIRE
  16. //================================================================================
  17. reg ssReg;
  18. reg ssRegR;
  19. reg RorWFlag;
  20. reg [3:0] cnt;
  21. reg [7:0] addrReg;
  22. reg [7:0] shiftReg0R;
  23. reg [7:0] shiftReg1R;
  24. reg [7:0] shiftReg2R;
  25. reg [7:0] shiftReg0RR;
  26. reg [7:0] shiftReg1RR;
  27. reg [7:0] shiftReg2RR;
  28. reg [7:0] shiftReg0;
  29. reg [7:0] shiftReg1;
  30. reg [7:0] shiftReg2;
  31. //================================================================================
  32. // CODING
  33. //================================================================================
  34. always @(posedge Clk_i) begin
  35. if (Rst_i) begin
  36. Data_o <= 24'h0;
  37. end
  38. else begin
  39. if (ssReg && !ssRegR) begin
  40. Data_o <= {shiftReg2, shiftReg1, shiftReg0};
  41. end
  42. else begin
  43. Data_o <= 24'h0;
  44. end
  45. end
  46. end
  47. always @(posedge Clk_i) begin
  48. if (Rst_i) begin
  49. Addr_o <= 8'h0;
  50. end
  51. else begin
  52. if (ssReg && !ssRegR) begin
  53. Addr_o <= addrReg;
  54. end
  55. end
  56. end
  57. always @(posedge Sck_i) begin
  58. if (Rst_i) begin
  59. shiftReg0 <= 8'h0;
  60. end
  61. else begin
  62. if (!Ss_i) begin
  63. shiftReg0 <= {shiftReg0[6:0], Mosi0_i};
  64. end
  65. else begin
  66. shiftReg0 <= 8'h0;
  67. end
  68. end
  69. end
  70. always @(posedge Sck_i ) begin
  71. if (Rst_i) begin
  72. shiftReg1 <= 8'h0;
  73. end
  74. else begin
  75. if (!Ss_i) begin
  76. shiftReg1 <= {shiftReg1[6:0], Mosi1_i};
  77. end
  78. else begin
  79. shiftReg1 <= 8'h0;
  80. end
  81. end
  82. end
  83. always @(posedge Sck_i ) begin
  84. if (Rst_i) begin
  85. shiftReg2 <= 8'h0;
  86. end
  87. else begin
  88. if (!Ss_i) begin
  89. shiftReg2 <= {shiftReg2[6:0], Mosi2_i};
  90. end
  91. else begin
  92. shiftReg2 <= 8'h0;
  93. end
  94. end
  95. end
  96. always @(posedge Sck_i ) begin
  97. if (Rst_i) begin
  98. addrReg <= 8'h0;
  99. end
  100. else begin
  101. if (!Ss_i) begin
  102. addrReg <= {addrReg[6:0], Mosi3_i};
  103. end
  104. else begin
  105. addrReg <= 8'h0;
  106. end
  107. end
  108. end
  109. always @(posedge Clk_i) begin
  110. ssReg <= Ss_i;
  111. ssRegR <= ssReg;
  112. shiftReg0R <= shiftReg0;
  113. shiftReg1R <= shiftReg1;
  114. shiftReg2R <= shiftReg2;
  115. shiftReg0RR <= shiftReg0R;
  116. shiftReg1RR <= shiftReg1R;
  117. shiftReg2RR <= shiftReg2R;
  118. end
  119. always @(posedge Clk_i) begin
  120. if (ssReg && !ssRegR) begin
  121. Val_o <= 1'b1;
  122. end
  123. else begin
  124. Val_o <= 1'b0;
  125. end
  126. end
  127. endmodule