recreate_vna_pcie.tcl 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928
  1. #*****************************************************************************************
  2. # Vivado (TM) v2024.1 (64-bit)
  3. #
  4. # recreate_vna_pcie.tcl: Tcl script for re-creating project 'VNA_PCIE_PROJ'
  5. #
  6. # Generated by Vivado on Wed Oct 09 11:04:50 +0700 2024
  7. # IP Build 5075265 on Wed May 22 21:45:21 MDT 2024
  8. #
  9. # This file contains the Vivado Tcl commands for re-creating the project to the state*
  10. # when this script was generated. In order to re-create the project, please source this
  11. # file in the Vivado Tcl Shell.
  12. #
  13. # * Note that the runs in the created project will be configured the same way as the
  14. # original project, however they will not be launched automatically. To regenerate the
  15. # run results please launch the synthesis/implementation runs as needed.
  16. #
  17. #*****************************************************************************************
  18. # NOTE: In order to use this script for source control purposes, please make sure that the
  19. # following files are added to the source control system:-
  20. #
  21. # 1. This project restoration tcl script (recreate_vna_pcie.tcl) that was generated.
  22. #
  23. # 2. The following source(s) files that were local or imported into the original project.
  24. # (Please see the '$orig_proj_dir' and '$origin_dir' variable setting below at the start of the script)
  25. #
  26. # "C:/VNA_PCIE_PROJ/VNA_PCIE_PROJ.srcs/utils_1/imports/synth_1/PciVnaEmulTop.dcp"
  27. #
  28. # 3. The following remote source files that were added to the original project:-
  29. #
  30. # "C:/VNA_PCIE_REPO/src/src/PulseMeas/ActivePortSelector.v"
  31. # "C:/VNA_PCIE_REPO/src/src/InternalDsp/AdcCalibration.v"
  32. # "C:/VNA_PCIE_REPO/src/src/InternalDsp/ComplPrng.v"
  33. # "C:/VNA_PCIE_REPO/src/src/InternalDsp/CordicNco.v"
  34. # "C:/VNA_PCIE_REPO/src/src/InternalDsp/CordicRotation.v"
  35. # "C:/VNA_PCIE_REPO/src/src/DitherGen/DitherGenv2.v"
  36. # "C:/VNA_PCIE_REPO/src/src/InternalDsp/DspPipeline.v"
  37. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/EP_MEM.v"
  38. # "C:/VNA_PCIE_REPO/src/src/Math/FpCustomMultiplier.v"
  39. # "C:/VNA_PCIE_REPO/src/src/GainOverloadControl/GainControl.v"
  40. # "C:/VNA_PCIE_REPO/src/src/GainOverloadControl/GainControlWrapper.v"
  41. # "C:/VNA_PCIE_REPO/src/src/InitRst/InitRst.v"
  42. # "C:/VNA_PCIE_REPO/src/src/Top/IntermediateLogic.v"
  43. # "C:/VNA_PCIE_REPO/src/src/InternalDsp/InternalDsp.v"
  44. # "C:/VNA_PCIE_REPO/src/src/InternalDsp/MeasCtrlModule.v"
  45. # "C:/VNA_PCIE_REPO/src/src/PulseMeas/MeasStartEventGen.v"
  46. # "C:/VNA_PCIE_REPO/src/src/Math/MultModule.v"
  47. # "C:/VNA_PCIE_REPO/src/src/PulseMeas/Mux.v"
  48. # "C:/VNA_PCIE_REPO/src/src/Math/MyIntToFp.v"
  49. # "C:/VNA_PCIE_REPO/src/src/InternalDsp/NcoRstGen.v"
  50. # "C:/VNA_PCIE_REPO/src/src/GainOverloadControl/OverloadDetect.v"
  51. # "C:/VNA_PCIE_REPO/src/src/PulseMeas/PGenRstGenerator.v"
  52. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/PIO.v"
  53. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/PIO_EP.v"
  54. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/PIO_EP_MEM_ACCESS.v"
  55. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/PIO_RX_ENGINE.v"
  56. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/PIO_TO_CTRL.v"
  57. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/PIO_TX_ENGINE.v"
  58. # "C:/VNA_PCIE_REPO/src/src/PulseMeas/PulseGen.v"
  59. # "C:/VNA_PCIE_REPO/src/src/RegMap/RegMap.v"
  60. # "C:/VNA_PCIE_REPO/src/src/Top/S5443Top.v"
  61. # "C:/VNA_PCIE_REPO/src/src/PulseMeas/SampleStrobeGenRstDemux.v"
  62. # "C:/VNA_PCIE_REPO/src/src/Math/SimpleMult.v"
  63. # "C:/VNA_PCIE_REPO/src/src/PulseMeas/StartAfterGainSel.v"
  64. # "C:/VNA_PCIE_REPO/src/src/Math/SumAcc.v"
  65. # "C:/VNA_PCIE_REPO/src/src/PulseMeas/TrigInt2Mux.v"
  66. # "C:/VNA_PCIE_REPO/src/src/InternalDsp/WinParameters.v"
  67. # "C:/VNA_PCIE_REPO/src/src/InternalDsp/Win_calc.v"
  68. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/pcie1234_pipe_clock.v"
  69. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/pcie1234_support.v"
  70. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/pcie_app_7x.v"
  71. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/xilinx_pcie_2_1_ep_7x.v"
  72. # "C:/VNA_PCIE_REPO/src/src/Top/PciVnaEmulTop.v"
  73. # "C:/VNA_PCIE_REPO/src/src/AdcDataRx/AdcSync.v"
  74. # "C:/VNA_PCIE_REPO/src/src/AdcDataRx/delay_controller_wrap.v"
  75. # "C:/VNA_PCIE_REPO/src/src/AdcDataRx/n_x_serdes_1_to_7_mmcm_idelay_sdr.v"
  76. # "C:/VNA_PCIE_REPO/src/src/AdcDataRx/serdes_1_to_7_mmcm_idelay_sdr.v"
  77. # "C:/VNA_PCIE_REPO/src/src/AdcDataRx/serdes_1_to_7_slave_idelay_sdr.v"
  78. # "C:/VNA_PCIE_REPO/src/src/AdcDataRx/top5x2_7to1_sdr_rx.v"
  79. # "C:/VNA_PCIE_REPO/src/src/AdcDataRx/AdcDataInterface.v"
  80. # "C:/VNA_PCIE_REPO/src/src/ClkGen/Clk200Gen.v"
  81. # "C:/VNA_PCIE_REPO/src/src/ExtDspInterface/DspInterface.v"
  82. # "C:/VNA_PCIE_REPO/src/src/ExtDspInterface/DspPpiOut.v"
  83. # "C:/VNA_PCIE_REPO/src/src/MeasDataFifo/FifoController.v"
  84. # "C:/VNA_PCIE_REPO/src/src/Top/IntermediateLogicTb.v"
  85. # "C:/VNA_PCIE_REPO/src/src/MeasDataFifo/MeasDataFifoWrapper.v"
  86. # "C:/VNA_PCIE_REPO/src/src/PulseMeas/PulseGenNew.v"
  87. # "C:/VNA_PCIE_REPO/src/src/Sim/S5443TopPulseProfileTb.v"
  88. # "C:/VNA_PCIE_REPO/src/src/Sim/S5443TopSimpleMeasTb.v"
  89. # "C:/VNA_PCIE_REPO/src/src/ExtDspInterface/SlaveSpi.v"
  90. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/board_common.vh"
  91. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/pipe_interconnect.vh"
  92. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/board.v"
  93. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/pci_exp_usrapp_cfg.v"
  94. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/pci_exp_expect_tasks.vh"
  95. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/pci_exp_usrapp_com.v"
  96. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/pci_exp_usrapp_pl.v"
  97. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/pci_exp_usrapp_rx.v"
  98. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/tests.vh"
  99. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/sample_tests1.vh"
  100. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/pci_exp_usrapp_tx.v"
  101. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/pcie1234_gt_top_pipe_mode.v"
  102. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/pcie_2_1_rport_7x.v"
  103. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/pcie_axi_trn_bridge.v"
  104. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/sys_clk_gen.v"
  105. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/sys_clk_gen_ds.v"
  106. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/xil_sig2pipe.v"
  107. # "C:/VNA_PCIE_REPO/src/src/PCIeImports/xilinx_pcie_2_1_rport_7x.v"
  108. # "C:/VNA_PCIE_REPO/src/consrtrs/xilinx_pcie_7x_ep_x1g1.xdc"
  109. #
  110. #*****************************************************************************************
  111. # Check file required for this script exists
  112. proc checkRequiredFiles { origin_dir} {
  113. set files [list \
  114. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PulseMeas/ActivePortSelector.v"]"\
  115. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/InternalDsp/AdcCalibration.v"]"\
  116. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/InternalDsp/ComplPrng.v"]"\
  117. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/InternalDsp/CordicNco.v"]"\
  118. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/InternalDsp/CordicRotation.v"]"\
  119. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/DitherGen/DitherGenv2.v"]"\
  120. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/InternalDsp/DspPipeline.v"]"\
  121. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/EP_MEM.v"]"\
  122. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/Math/FpCustomMultiplier.v"]"\
  123. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/GainOverloadControl/GainControl.v"]"\
  124. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/GainOverloadControl/GainControlWrapper.v"]"\
  125. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/InitRst/InitRst.v"]"\
  126. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/Top/IntermediateLogic.v"]"\
  127. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/InternalDsp/InternalDsp.v"]"\
  128. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/InternalDsp/MeasCtrlModule.v"]"\
  129. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PulseMeas/MeasStartEventGen.v"]"\
  130. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/Math/MultModule.v"]"\
  131. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PulseMeas/Mux.v"]"\
  132. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/Math/MyIntToFp.v"]"\
  133. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/InternalDsp/NcoRstGen.v"]"\
  134. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/GainOverloadControl/OverloadDetect.v"]"\
  135. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PulseMeas/PGenRstGenerator.v"]"\
  136. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/PIO.v"]"\
  137. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/PIO_EP.v"]"\
  138. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/PIO_EP_MEM_ACCESS.v"]"\
  139. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/PIO_RX_ENGINE.v"]"\
  140. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/PIO_TO_CTRL.v"]"\
  141. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/PIO_TX_ENGINE.v"]"\
  142. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PulseMeas/PulseGen.v"]"\
  143. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/RegMap/RegMap.v"]"\
  144. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/Top/S5443Top.v"]"\
  145. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PulseMeas/SampleStrobeGenRstDemux.v"]"\
  146. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/Math/SimpleMult.v"]"\
  147. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PulseMeas/StartAfterGainSel.v"]"\
  148. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/Math/SumAcc.v"]"\
  149. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PulseMeas/TrigInt2Mux.v"]"\
  150. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/InternalDsp/WinParameters.v"]"\
  151. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/InternalDsp/Win_calc.v"]"\
  152. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/pcie1234_pipe_clock.v"]"\
  153. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/pcie1234_support.v"]"\
  154. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/pcie_app_7x.v"]"\
  155. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/xilinx_pcie_2_1_ep_7x.v"]"\
  156. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/Top/PciVnaEmulTop.v"]"\
  157. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/AdcDataRx/AdcSync.v"]"\
  158. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/AdcDataRx/delay_controller_wrap.v"]"\
  159. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/AdcDataRx/n_x_serdes_1_to_7_mmcm_idelay_sdr.v"]"\
  160. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/AdcDataRx/serdes_1_to_7_mmcm_idelay_sdr.v"]"\
  161. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/AdcDataRx/serdes_1_to_7_slave_idelay_sdr.v"]"\
  162. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/AdcDataRx/top5x2_7to1_sdr_rx.v"]"\
  163. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/AdcDataRx/AdcDataInterface.v"]"\
  164. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/ClkGen/Clk200Gen.v"]"\
  165. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/ExtDspInterface/DspInterface.v"]"\
  166. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/ExtDspInterface/DspPpiOut.v"]"\
  167. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/MeasDataFifo/FifoController.v"]"\
  168. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/Top/IntermediateLogicTb.v"]"\
  169. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/MeasDataFifo/MeasDataFifoWrapper.v"]"\
  170. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PulseMeas/PulseGenNew.v"]"\
  171. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/Sim/S5443TopPulseProfileTb.v"]"\
  172. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/Sim/S5443TopSimpleMeasTb.v"]"\
  173. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/ExtDspInterface/SlaveSpi.v"]"\
  174. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/board_common.vh"]"\
  175. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/pipe_interconnect.vh"]"\
  176. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/board.v"]"\
  177. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/pci_exp_usrapp_cfg.v"]"\
  178. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/pci_exp_expect_tasks.vh"]"\
  179. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/pci_exp_usrapp_com.v"]"\
  180. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/pci_exp_usrapp_pl.v"]"\
  181. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/pci_exp_usrapp_rx.v"]"\
  182. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/tests.vh"]"\
  183. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/sample_tests1.vh"]"\
  184. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/pci_exp_usrapp_tx.v"]"\
  185. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/pcie1234_gt_top_pipe_mode.v"]"\
  186. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/pcie_2_1_rport_7x.v"]"\
  187. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/pcie_axi_trn_bridge.v"]"\
  188. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/sys_clk_gen.v"]"\
  189. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/sys_clk_gen_ds.v"]"\
  190. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/xil_sig2pipe.v"]"\
  191. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/xilinx_pcie_2_1_rport_7x.v"]"\
  192. "[file normalize "$origin_dir/VNA_PCIE_REPO/src/consrtrs/xilinx_pcie_7x_ep_x1g1.xdc"]"\
  193. ]
  194. foreach ifile $files {
  195. if { ![file isfile $ifile] } {
  196. puts " Could not find remote file $ifile "
  197. set status false
  198. }
  199. }
  200. return $status
  201. }
  202. # Set the reference directory for source file relative paths (by default the value is script directory path)
  203. set origin_dir "C:/"
  204. # Use origin directory path location variable, if specified in the tcl shell
  205. if { [info exists ::origin_dir_loc] } {
  206. set origin_dir $::origin_dir_loc
  207. }
  208. # Set the project name
  209. set _xil_proj_name_ "VNA_PCIE_PROJ"
  210. # Use project name variable, if specified in the tcl shell
  211. if { [info exists ::user_project_name] } {
  212. set _xil_proj_name_ $::user_project_name
  213. }
  214. variable script_file
  215. set script_file "recreate_vna_pcie.tcl"
  216. # Help information for this script
  217. proc print_help {} {
  218. variable script_file
  219. puts "\nDescription:"
  220. puts "Recreate a Vivado project from this script. The created project will be"
  221. puts "functionally equivalent to the original project for which this script was"
  222. puts "generated. The script contains commands for creating a project, filesets,"
  223. puts "runs, adding/importing sources and setting properties on various objects.\n"
  224. puts "Syntax:"
  225. puts "$script_file"
  226. puts "$script_file -tclargs \[--origin_dir <path>\]"
  227. puts "$script_file -tclargs \[--project_name <name>\]"
  228. puts "$script_file -tclargs \[--help\]\n"
  229. puts "Usage:"
  230. puts "Name Description"
  231. puts "-------------------------------------------------------------------------"
  232. puts "\[--origin_dir <path>\] Determine source file paths wrt this path. Default"
  233. puts " origin_dir path value is \".\", otherwise, the value"
  234. puts " that was set with the \"-paths_relative_to\" switch"
  235. puts " when this script was generated.\n"
  236. puts "\[--project_name <name>\] Create project with the specified name. Default"
  237. puts " name is the name of the project from where this"
  238. puts " script was generated.\n"
  239. puts "\[--help\] Print help information for this script"
  240. puts "-------------------------------------------------------------------------\n"
  241. exit 0
  242. }
  243. if { $::argc > 0 } {
  244. for {set i 0} {$i < $::argc} {incr i} {
  245. set option [string trim [lindex $::argv $i]]
  246. switch -regexp -- $option {
  247. "--origin_dir" { incr i; set origin_dir [lindex $::argv $i] }
  248. "--project_name" { incr i; set _xil_proj_name_ [lindex $::argv $i] }
  249. "--help" { print_help }
  250. default {
  251. if { [regexp {^-} $option] } {
  252. puts "ERROR: Unknown option '$option' specified, please type '$script_file -tclargs --help' for usage info.\n"
  253. return 1
  254. }
  255. }
  256. }
  257. }
  258. }
  259. # Set the directory path for the original project from where this script was exported
  260. set orig_proj_dir "[file normalize "$origin_dir/VNA_PCIE_PROJ"]"
  261. # Check for paths and files needed for project creation
  262. set validate_required 0
  263. if { $validate_required } {
  264. if { [checkRequiredFiles $origin_dir] } {
  265. puts "Tcl file $script_file is valid. All files required for project creation is accesable. "
  266. } else {
  267. puts "Tcl file $script_file is not valid. Not all files required for project creation is accesable. "
  268. return
  269. }
  270. }
  271. # Create project
  272. create_project ${_xil_proj_name_} ./${_xil_proj_name_} -part xc7a100tfgg484-2
  273. # Set the directory path for the new project
  274. set proj_dir [get_property directory [current_project]]
  275. # Reconstruct message rules
  276. # None
  277. # Set project properties
  278. set obj [current_project]
  279. set_property -name "default_lib" -value "xil_defaultlib" -objects $obj
  280. set_property -name "enable_resource_estimation" -value "0" -objects $obj
  281. set_property -name "enable_vhdl_2008" -value "1" -objects $obj
  282. set_property -name "ip_cache_permissions" -value "read write" -objects $obj
  283. set_property -name "ip_output_repo" -value "$proj_dir/${_xil_proj_name_}.cache/ip" -objects $obj
  284. set_property -name "mem.enable_memory_map_generation" -value "1" -objects $obj
  285. set_property -name "part" -value "xc7a100tfgg484-2" -objects $obj
  286. set_property -name "revised_directory_structure" -value "1" -objects $obj
  287. set_property -name "sim.central_dir" -value "$proj_dir/${_xil_proj_name_}.ip_user_files" -objects $obj
  288. set_property -name "sim.ip.auto_export_scripts" -value "1" -objects $obj
  289. set_property -name "sim_compile_state" -value "1" -objects $obj
  290. set_property -name "xpm_libraries" -value "XPM_CDC XPM_MEMORY" -objects $obj
  291. # Create 'sources_1' fileset (if not found)
  292. if {[string equal [get_filesets -quiet sources_1] ""]} {
  293. create_fileset -srcset sources_1
  294. }
  295. # Set 'sources_1' fileset object
  296. set obj [get_filesets sources_1]
  297. set files [list \
  298. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PulseMeas/ActivePortSelector.v"] \
  299. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/InternalDsp/AdcCalibration.v"] \
  300. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/InternalDsp/ComplPrng.v"] \
  301. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/InternalDsp/CordicNco.v"] \
  302. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/InternalDsp/CordicRotation.v"] \
  303. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/DitherGen/DitherGenv2.v"] \
  304. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/InternalDsp/DspPipeline.v"] \
  305. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/EP_MEM.v"] \
  306. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/Math/FpCustomMultiplier.v"] \
  307. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/GainOverloadControl/GainControl.v"] \
  308. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/GainOverloadControl/GainControlWrapper.v"] \
  309. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/InitRst/InitRst.v"] \
  310. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/Top/IntermediateLogic.v"] \
  311. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/InternalDsp/InternalDsp.v"] \
  312. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/InternalDsp/MeasCtrlModule.v"] \
  313. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PulseMeas/MeasStartEventGen.v"] \
  314. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/Math/MultModule.v"] \
  315. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PulseMeas/Mux.v"] \
  316. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/Math/MyIntToFp.v"] \
  317. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/InternalDsp/NcoRstGen.v"] \
  318. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/GainOverloadControl/OverloadDetect.v"] \
  319. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PulseMeas/PGenRstGenerator.v"] \
  320. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/PIO.v"] \
  321. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/PIO_EP.v"] \
  322. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/PIO_EP_MEM_ACCESS.v"] \
  323. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/PIO_RX_ENGINE.v"] \
  324. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/PIO_TO_CTRL.v"] \
  325. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/PIO_TX_ENGINE.v"] \
  326. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PulseMeas/PulseGen.v"] \
  327. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/RegMap/RegMap.v"] \
  328. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/Top/S5443Top.v"] \
  329. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PulseMeas/SampleStrobeGenRstDemux.v"] \
  330. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/Math/SimpleMult.v"] \
  331. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PulseMeas/StartAfterGainSel.v"] \
  332. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/Math/SumAcc.v"] \
  333. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PulseMeas/TrigInt2Mux.v"] \
  334. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/InternalDsp/WinParameters.v"] \
  335. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/InternalDsp/Win_calc.v"] \
  336. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/pcie1234_pipe_clock.v"] \
  337. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/pcie1234_support.v"] \
  338. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/pcie_app_7x.v"] \
  339. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/xilinx_pcie_2_1_ep_7x.v"] \
  340. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/Top/PciVnaEmulTop.v"] \
  341. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/AdcDataRx/AdcSync.v"] \
  342. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/AdcDataRx/delay_controller_wrap.v"] \
  343. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/AdcDataRx/n_x_serdes_1_to_7_mmcm_idelay_sdr.v"] \
  344. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/AdcDataRx/serdes_1_to_7_mmcm_idelay_sdr.v"] \
  345. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/AdcDataRx/serdes_1_to_7_slave_idelay_sdr.v"] \
  346. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/AdcDataRx/top5x2_7to1_sdr_rx.v"] \
  347. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/AdcDataRx/AdcDataInterface.v"] \
  348. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/ClkGen/Clk200Gen.v"] \
  349. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/ExtDspInterface/DspInterface.v"] \
  350. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/ExtDspInterface/DspPpiOut.v"] \
  351. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/MeasDataFifo/FifoController.v"] \
  352. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/Top/IntermediateLogicTb.v"] \
  353. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/MeasDataFifo/MeasDataFifoWrapper.v"] \
  354. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PulseMeas/PulseGenNew.v"] \
  355. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/Sim/S5443TopPulseProfileTb.v"] \
  356. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/Sim/S5443TopSimpleMeasTb.v"] \
  357. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/ExtDspInterface/SlaveSpi.v"] \
  358. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/board_common.vh"] \
  359. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/pipe_interconnect.vh"] \
  360. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/board.v"] \
  361. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/pci_exp_usrapp_cfg.v"] \
  362. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/pci_exp_expect_tasks.vh"] \
  363. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/pci_exp_usrapp_com.v"] \
  364. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/pci_exp_usrapp_pl.v"] \
  365. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/pci_exp_usrapp_rx.v"] \
  366. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/tests.vh"] \
  367. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/sample_tests1.vh"] \
  368. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/pci_exp_usrapp_tx.v"] \
  369. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/pcie1234_gt_top_pipe_mode.v"] \
  370. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/pcie_2_1_rport_7x.v"] \
  371. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/pcie_axi_trn_bridge.v"] \
  372. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/sys_clk_gen.v"] \
  373. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/sys_clk_gen_ds.v"] \
  374. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/xil_sig2pipe.v"] \
  375. [file normalize "${origin_dir}/VNA_PCIE_REPO/src/src/PCIeImports/xilinx_pcie_2_1_rport_7x.v"] \
  376. ]
  377. add_files -norecurse -fileset $obj $files
  378. # Set 'sources_1' fileset file properties for remote files
  379. set file "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/board_common.vh"
  380. set file [file normalize $file]
  381. set file_obj [get_files -of_objects [get_filesets sources_1] [list "*$file"]]
  382. set_property -name "file_type" -value "Verilog Header" -objects $file_obj
  383. set file "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/pipe_interconnect.vh"
  384. set file [file normalize $file]
  385. set file_obj [get_files -of_objects [get_filesets sources_1] [list "*$file"]]
  386. set_property -name "file_type" -value "Verilog Header" -objects $file_obj
  387. set file "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/pci_exp_expect_tasks.vh"
  388. set file [file normalize $file]
  389. set file_obj [get_files -of_objects [get_filesets sources_1] [list "*$file"]]
  390. set_property -name "file_type" -value "Verilog Header" -objects $file_obj
  391. set file "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/tests.vh"
  392. set file [file normalize $file]
  393. set file_obj [get_files -of_objects [get_filesets sources_1] [list "*$file"]]
  394. set_property -name "file_type" -value "Verilog Header" -objects $file_obj
  395. set file "$origin_dir/VNA_PCIE_REPO/src/src/PCIeImports/sample_tests1.vh"
  396. set file [file normalize $file]
  397. set file_obj [get_files -of_objects [get_filesets sources_1] [list "*$file"]]
  398. set_property -name "file_type" -value "Verilog Header" -objects $file_obj
  399. # Set 'sources_1' fileset file properties for local files
  400. # None
  401. # Set 'sources_1' fileset properties
  402. set obj [get_filesets sources_1]
  403. set_property -name "dataflow_viewer_settings" -value "min_width=16" -objects $obj
  404. set_property -name "top" -value "PciVnaEmulTop" -objects $obj
  405. set_property -name "top_auto_set" -value "0" -objects $obj
  406. # Set 'sources_1' fileset object
  407. set obj [get_filesets sources_1]
  408. # Create 'constrs_1' fileset (if not found)
  409. if {[string equal [get_filesets -quiet constrs_1] ""]} {
  410. create_fileset -constrset constrs_1
  411. }
  412. # Set 'constrs_1' fileset object
  413. set obj [get_filesets constrs_1]
  414. # Add/Import constrs file and set constrs file properties
  415. set file "[file normalize "$origin_dir/VNA_PCIE_REPO/src/consrtrs/xilinx_pcie_7x_ep_x1g1.xdc"]"
  416. set file_added [add_files -norecurse -fileset $obj [list $file]]
  417. set file "$origin_dir/VNA_PCIE_REPO/src/consrtrs/xilinx_pcie_7x_ep_x1g1.xdc"
  418. set file [file normalize $file]
  419. set file_obj [get_files -of_objects [get_filesets constrs_1] [list "*$file"]]
  420. set_property -name "file_type" -value "XDC" -objects $file_obj
  421. # Set 'constrs_1' fileset properties
  422. set obj [get_filesets constrs_1]
  423. set_property -name "target_part" -value "xc7a100tfgg484-2" -objects $obj
  424. # Create 'sim_1' fileset (if not found)
  425. if {[string equal [get_filesets -quiet sim_1] ""]} {
  426. create_fileset -simset sim_1
  427. }
  428. # Set 'sim_1' fileset object
  429. set obj [get_filesets sim_1]
  430. # Empty (no sources present)
  431. # Set 'sim_1' fileset properties
  432. set obj [get_filesets sim_1]
  433. set_property -name "top" -value "AdcDataInterface" -objects $obj
  434. set_property -name "top_lib" -value "xil_defaultlib" -objects $obj
  435. # Set 'utils_1' fileset object
  436. set obj [get_filesets utils_1]
  437. # Import local files from the original project
  438. set imported_files ""
  439. foreach f $files {
  440. lappend imported_files [import_files -fileset utils_1 $f]
  441. }
  442. # Set 'utils_1' fileset file properties for remote files
  443. # None
  444. # Set 'utils_1' fileset properties
  445. set obj [get_filesets utils_1]
  446. set idrFlowPropertiesConstraints ""
  447. catch {
  448. set idrFlowPropertiesConstraints [get_param runs.disableIDRFlowPropertyConstraints]
  449. set_param runs.disableIDRFlowPropertyConstraints 1
  450. }
  451. # Create 'synth_1' run (if not found)
  452. if {[string equal [get_runs -quiet synth_1] ""]} {
  453. create_run -name synth_1 -part xc7a100tfgg484-2 -flow {Vivado Synthesis 2024} -strategy "Vivado Synthesis Defaults" -report_strategy {No Reports} -constrset constrs_1
  454. } else {
  455. set_property strategy "Vivado Synthesis Defaults" [get_runs synth_1]
  456. set_property flow "Vivado Synthesis 2024" [get_runs synth_1]
  457. }
  458. set obj [get_runs synth_1]
  459. set_property set_report_strategy_name 1 $obj
  460. set_property report_strategy {Vivado Synthesis Default Reports} $obj
  461. set_property set_report_strategy_name 0 $obj
  462. # Create 'synth_1_synth_report_utilization_0' report (if not found)
  463. if { [ string equal [get_report_configs -of_objects [get_runs synth_1] synth_1_synth_report_utilization_0] "" ] } {
  464. create_report_config -report_name synth_1_synth_report_utilization_0 -report_type report_utilization:1.0 -steps synth_design -runs synth_1
  465. }
  466. set obj [get_report_configs -of_objects [get_runs synth_1] synth_1_synth_report_utilization_0]
  467. if { $obj != "" } {
  468. }
  469. set obj [get_runs synth_1]
  470. set_property -name "part" -value "xc7a100tfgg484-2" -objects $obj
  471. set_property -name "auto_incremental_checkpoint" -value "1" -objects $obj
  472. set_property -name "strategy" -value "Vivado Synthesis Defaults" -objects $obj
  473. set_property -name "steps.synth_design.args.flatten_hierarchy" -value "none" -objects $obj
  474. set_property -name "steps.synth_design.args.gated_clock_conversion" -value "auto" -objects $obj
  475. # set the current synth run
  476. current_run -synthesis [get_runs synth_1]
  477. # Create 'impl_1' run (if not found)
  478. if {[string equal [get_runs -quiet impl_1] ""]} {
  479. create_run -name impl_1 -part xc7a100tfgg484-2 -flow {Vivado Implementation 2024} -strategy "Vivado Implementation Defaults" -report_strategy {No Reports} -constrset constrs_1 -parent_run synth_1
  480. } else {
  481. set_property strategy "Vivado Implementation Defaults" [get_runs impl_1]
  482. set_property flow "Vivado Implementation 2024" [get_runs impl_1]
  483. }
  484. set obj [get_runs impl_1]
  485. set_property set_report_strategy_name 1 $obj
  486. set_property report_strategy {Vivado Implementation Default Reports} $obj
  487. set_property set_report_strategy_name 0 $obj
  488. # Create 'impl_1_init_report_timing_summary_0' report (if not found)
  489. if { [ string equal [get_report_configs -of_objects [get_runs impl_1] impl_1_init_report_timing_summary_0] "" ] } {
  490. create_report_config -report_name impl_1_init_report_timing_summary_0 -report_type report_timing_summary:1.0 -steps init_design -runs impl_1
  491. }
  492. set obj [get_report_configs -of_objects [get_runs impl_1] impl_1_init_report_timing_summary_0]
  493. if { $obj != "" } {
  494. set_property -name "is_enabled" -value "0" -objects $obj
  495. set_property -name "options.max_paths" -value "10" -objects $obj
  496. set_property -name "options.report_unconstrained" -value "1" -objects $obj
  497. }
  498. # Create 'impl_1_opt_report_drc_0' report (if not found)
  499. if { [ string equal [get_report_configs -of_objects [get_runs impl_1] impl_1_opt_report_drc_0] "" ] } {
  500. create_report_config -report_name impl_1_opt_report_drc_0 -report_type report_drc:1.0 -steps opt_design -runs impl_1
  501. }
  502. set obj [get_report_configs -of_objects [get_runs impl_1] impl_1_opt_report_drc_0]
  503. if { $obj != "" } {
  504. }
  505. # Create 'impl_1_opt_report_timing_summary_0' report (if not found)
  506. if { [ string equal [get_report_configs -of_objects [get_runs impl_1] impl_1_opt_report_timing_summary_0] "" ] } {
  507. create_report_config -report_name impl_1_opt_report_timing_summary_0 -report_type report_timing_summary:1.0 -steps opt_design -runs impl_1
  508. }
  509. set obj [get_report_configs -of_objects [get_runs impl_1] impl_1_opt_report_timing_summary_0]
  510. if { $obj != "" } {
  511. set_property -name "is_enabled" -value "0" -objects $obj
  512. set_property -name "options.max_paths" -value "10" -objects $obj
  513. set_property -name "options.report_unconstrained" -value "1" -objects $obj
  514. }
  515. # Create 'impl_1_power_opt_report_timing_summary_0' report (if not found)
  516. if { [ string equal [get_report_configs -of_objects [get_runs impl_1] impl_1_power_opt_report_timing_summary_0] "" ] } {
  517. create_report_config -report_name impl_1_power_opt_report_timing_summary_0 -report_type report_timing_summary:1.0 -steps power_opt_design -runs impl_1
  518. }
  519. set obj [get_report_configs -of_objects [get_runs impl_1] impl_1_power_opt_report_timing_summary_0]
  520. if { $obj != "" } {
  521. set_property -name "is_enabled" -value "0" -objects $obj
  522. set_property -name "options.max_paths" -value "10" -objects $obj
  523. set_property -name "options.report_unconstrained" -value "1" -objects $obj
  524. }
  525. # Create 'impl_1_place_report_io_0' report (if not found)
  526. if { [ string equal [get_report_configs -of_objects [get_runs impl_1] impl_1_place_report_io_0] "" ] } {
  527. create_report_config -report_name impl_1_place_report_io_0 -report_type report_io:1.0 -steps place_design -runs impl_1
  528. }
  529. set obj [get_report_configs -of_objects [get_runs impl_1] impl_1_place_report_io_0]
  530. if { $obj != "" } {
  531. }
  532. # Create 'impl_1_place_report_utilization_0' report (if not found)
  533. if { [ string equal [get_report_configs -of_objects [get_runs impl_1] impl_1_place_report_utilization_0] "" ] } {
  534. create_report_config -report_name impl_1_place_report_utilization_0 -report_type report_utilization:1.0 -steps place_design -runs impl_1
  535. }
  536. set obj [get_report_configs -of_objects [get_runs impl_1] impl_1_place_report_utilization_0]
  537. if { $obj != "" } {
  538. }
  539. # Create 'impl_1_place_report_control_sets_0' report (if not found)
  540. if { [ string equal [get_report_configs -of_objects [get_runs impl_1] impl_1_place_report_control_sets_0] "" ] } {
  541. create_report_config -report_name impl_1_place_report_control_sets_0 -report_type report_control_sets:1.0 -steps place_design -runs impl_1
  542. }
  543. set obj [get_report_configs -of_objects [get_runs impl_1] impl_1_place_report_control_sets_0]
  544. if { $obj != "" } {
  545. set_property -name "options.verbose" -value "1" -objects $obj
  546. }
  547. # Create 'impl_1_place_report_incremental_reuse_0' report (if not found)
  548. if { [ string equal [get_report_configs -of_objects [get_runs impl_1] impl_1_place_report_incremental_reuse_0] "" ] } {
  549. create_report_config -report_name impl_1_place_report_incremental_reuse_0 -report_type report_incremental_reuse:1.0 -steps place_design -runs impl_1
  550. }
  551. set obj [get_report_configs -of_objects [get_runs impl_1] impl_1_place_report_incremental_reuse_0]
  552. if { $obj != "" } {
  553. set_property -name "is_enabled" -value "0" -objects $obj
  554. }
  555. # Create 'impl_1_place_report_incremental_reuse_1' report (if not found)
  556. if { [ string equal [get_report_configs -of_objects [get_runs impl_1] impl_1_place_report_incremental_reuse_1] "" ] } {
  557. create_report_config -report_name impl_1_place_report_incremental_reuse_1 -report_type report_incremental_reuse:1.0 -steps place_design -runs impl_1
  558. }
  559. set obj [get_report_configs -of_objects [get_runs impl_1] impl_1_place_report_incremental_reuse_1]
  560. if { $obj != "" } {
  561. set_property -name "is_enabled" -value "0" -objects $obj
  562. }
  563. # Create 'impl_1_place_report_timing_summary_0' report (if not found)
  564. if { [ string equal [get_report_configs -of_objects [get_runs impl_1] impl_1_place_report_timing_summary_0] "" ] } {
  565. create_report_config -report_name impl_1_place_report_timing_summary_0 -report_type report_timing_summary:1.0 -steps place_design -runs impl_1
  566. }
  567. set obj [get_report_configs -of_objects [get_runs impl_1] impl_1_place_report_timing_summary_0]
  568. if { $obj != "" } {
  569. set_property -name "is_enabled" -value "0" -objects $obj
  570. set_property -name "options.max_paths" -value "10" -objects $obj
  571. set_property -name "options.report_unconstrained" -value "1" -objects $obj
  572. }
  573. # Create 'impl_1_post_place_power_opt_report_timing_summary_0' report (if not found)
  574. if { [ string equal [get_report_configs -of_objects [get_runs impl_1] impl_1_post_place_power_opt_report_timing_summary_0] "" ] } {
  575. create_report_config -report_name impl_1_post_place_power_opt_report_timing_summary_0 -report_type report_timing_summary:1.0 -steps post_place_power_opt_design -runs impl_1
  576. }
  577. set obj [get_report_configs -of_objects [get_runs impl_1] impl_1_post_place_power_opt_report_timing_summary_0]
  578. if { $obj != "" } {
  579. set_property -name "is_enabled" -value "0" -objects $obj
  580. set_property -name "options.max_paths" -value "10" -objects $obj
  581. set_property -name "options.report_unconstrained" -value "1" -objects $obj
  582. }
  583. # Create 'impl_1_phys_opt_report_timing_summary_0' report (if not found)
  584. if { [ string equal [get_report_configs -of_objects [get_runs impl_1] impl_1_phys_opt_report_timing_summary_0] "" ] } {
  585. create_report_config -report_name impl_1_phys_opt_report_timing_summary_0 -report_type report_timing_summary:1.0 -steps phys_opt_design -runs impl_1
  586. }
  587. set obj [get_report_configs -of_objects [get_runs impl_1] impl_1_phys_opt_report_timing_summary_0]
  588. if { $obj != "" } {
  589. set_property -name "is_enabled" -value "0" -objects $obj
  590. set_property -name "options.max_paths" -value "10" -objects $obj
  591. set_property -name "options.report_unconstrained" -value "1" -objects $obj
  592. }
  593. # Create 'impl_1_route_report_drc_0' report (if not found)
  594. if { [ string equal [get_report_configs -of_objects [get_runs impl_1] impl_1_route_report_drc_0] "" ] } {
  595. create_report_config -report_name impl_1_route_report_drc_0 -report_type report_drc:1.0 -steps route_design -runs impl_1
  596. }
  597. set obj [get_report_configs -of_objects [get_runs impl_1] impl_1_route_report_drc_0]
  598. if { $obj != "" } {
  599. }
  600. # Create 'impl_1_route_report_methodology_0' report (if not found)
  601. if { [ string equal [get_report_configs -of_objects [get_runs impl_1] impl_1_route_report_methodology_0] "" ] } {
  602. create_report_config -report_name impl_1_route_report_methodology_0 -report_type report_methodology:1.0 -steps route_design -runs impl_1
  603. }
  604. set obj [get_report_configs -of_objects [get_runs impl_1] impl_1_route_report_methodology_0]
  605. if { $obj != "" } {
  606. }
  607. # Create 'impl_1_route_report_power_0' report (if not found)
  608. if { [ string equal [get_report_configs -of_objects [get_runs impl_1] impl_1_route_report_power_0] "" ] } {
  609. create_report_config -report_name impl_1_route_report_power_0 -report_type report_power:1.0 -steps route_design -runs impl_1
  610. }
  611. set obj [get_report_configs -of_objects [get_runs impl_1] impl_1_route_report_power_0]
  612. if { $obj != "" } {
  613. }
  614. # Create 'impl_1_route_report_route_status_0' report (if not found)
  615. if { [ string equal [get_report_configs -of_objects [get_runs impl_1] impl_1_route_report_route_status_0] "" ] } {
  616. create_report_config -report_name impl_1_route_report_route_status_0 -report_type report_route_status:1.0 -steps route_design -runs impl_1
  617. }
  618. set obj [get_report_configs -of_objects [get_runs impl_1] impl_1_route_report_route_status_0]
  619. if { $obj != "" } {
  620. }
  621. # Create 'impl_1_route_report_timing_summary_0' report (if not found)
  622. if { [ string equal [get_report_configs -of_objects [get_runs impl_1] impl_1_route_report_timing_summary_0] "" ] } {
  623. create_report_config -report_name impl_1_route_report_timing_summary_0 -report_type report_timing_summary:1.0 -steps route_design -runs impl_1
  624. }
  625. set obj [get_report_configs -of_objects [get_runs impl_1] impl_1_route_report_timing_summary_0]
  626. if { $obj != "" } {
  627. set_property -name "options.max_paths" -value "10" -objects $obj
  628. set_property -name "options.report_unconstrained" -value "1" -objects $obj
  629. }
  630. # Create 'impl_1_route_report_incremental_reuse_0' report (if not found)
  631. if { [ string equal [get_report_configs -of_objects [get_runs impl_1] impl_1_route_report_incremental_reuse_0] "" ] } {
  632. create_report_config -report_name impl_1_route_report_incremental_reuse_0 -report_type report_incremental_reuse:1.0 -steps route_design -runs impl_1
  633. }
  634. set obj [get_report_configs -of_objects [get_runs impl_1] impl_1_route_report_incremental_reuse_0]
  635. if { $obj != "" } {
  636. }
  637. # Create 'impl_1_route_report_clock_utilization_0' report (if not found)
  638. if { [ string equal [get_report_configs -of_objects [get_runs impl_1] impl_1_route_report_clock_utilization_0] "" ] } {
  639. create_report_config -report_name impl_1_route_report_clock_utilization_0 -report_type report_clock_utilization:1.0 -steps route_design -runs impl_1
  640. }
  641. set obj [get_report_configs -of_objects [get_runs impl_1] impl_1_route_report_clock_utilization_0]
  642. if { $obj != "" } {
  643. }
  644. # Create 'impl_1_route_report_bus_skew_0' report (if not found)
  645. if { [ string equal [get_report_configs -of_objects [get_runs impl_1] impl_1_route_report_bus_skew_0] "" ] } {
  646. create_report_config -report_name impl_1_route_report_bus_skew_0 -report_type report_bus_skew:1.1 -steps route_design -runs impl_1
  647. }
  648. set obj [get_report_configs -of_objects [get_runs impl_1] impl_1_route_report_bus_skew_0]
  649. if { $obj != "" } {
  650. set_property -name "options.warn_on_violation" -value "1" -objects $obj
  651. }
  652. # Create 'impl_1_post_route_phys_opt_report_timing_summary_0' report (if not found)
  653. if { [ string equal [get_report_configs -of_objects [get_runs impl_1] impl_1_post_route_phys_opt_report_timing_summary_0] "" ] } {
  654. create_report_config -report_name impl_1_post_route_phys_opt_report_timing_summary_0 -report_type report_timing_summary:1.0 -steps post_route_phys_opt_design -runs impl_1
  655. }
  656. set obj [get_report_configs -of_objects [get_runs impl_1] impl_1_post_route_phys_opt_report_timing_summary_0]
  657. if { $obj != "" } {
  658. set_property -name "options.max_paths" -value "10" -objects $obj
  659. set_property -name "options.report_unconstrained" -value "1" -objects $obj
  660. set_property -name "options.warn_on_violation" -value "1" -objects $obj
  661. }
  662. # Create 'impl_1_post_route_phys_opt_report_bus_skew_0' report (if not found)
  663. if { [ string equal [get_report_configs -of_objects [get_runs impl_1] impl_1_post_route_phys_opt_report_bus_skew_0] "" ] } {
  664. create_report_config -report_name impl_1_post_route_phys_opt_report_bus_skew_0 -report_type report_bus_skew:1.1 -steps post_route_phys_opt_design -runs impl_1
  665. }
  666. set obj [get_report_configs -of_objects [get_runs impl_1] impl_1_post_route_phys_opt_report_bus_skew_0]
  667. if { $obj != "" } {
  668. set_property -name "options.warn_on_violation" -value "1" -objects $obj
  669. }
  670. set obj [get_runs impl_1]
  671. set_property -name "part" -value "xc7a100tfgg484-2" -objects $obj
  672. set_property -name "strategy" -value "Vivado Implementation Defaults" -objects $obj
  673. set_property -name "steps.write_bitstream.args.readback_file" -value "0" -objects $obj
  674. set_property -name "steps.write_bitstream.args.verbose" -value "0" -objects $obj
  675. # set the current impl run
  676. current_run -implementation [get_runs impl_1]
  677. catch {
  678. if { $idrFlowPropertiesConstraints != {} } {
  679. set_param runs.disableIDRFlowPropertyConstraints $idrFlowPropertiesConstraints
  680. }
  681. }
  682. puts "INFO: Project created:${_xil_proj_name_}"
  683. # Create 'drc_1' gadget (if not found)
  684. if {[string equal [get_dashboard_gadgets [ list "drc_1" ] ] ""]} {
  685. create_dashboard_gadget -name {drc_1} -type drc
  686. }
  687. set obj [get_dashboard_gadgets [ list "drc_1" ] ]
  688. set_property -name "reports" -value "impl_1#impl_1_route_report_drc_0" -objects $obj
  689. # Create 'methodology_1' gadget (if not found)
  690. if {[string equal [get_dashboard_gadgets [ list "methodology_1" ] ] ""]} {
  691. create_dashboard_gadget -name {methodology_1} -type methodology
  692. }
  693. set obj [get_dashboard_gadgets [ list "methodology_1" ] ]
  694. set_property -name "reports" -value "impl_1#impl_1_route_report_methodology_0" -objects $obj
  695. # Create 'power_1' gadget (if not found)
  696. if {[string equal [get_dashboard_gadgets [ list "power_1" ] ] ""]} {
  697. create_dashboard_gadget -name {power_1} -type power
  698. }
  699. set obj [get_dashboard_gadgets [ list "power_1" ] ]
  700. set_property -name "reports" -value "impl_1#impl_1_route_report_power_0" -objects $obj
  701. # Create 'timing_1' gadget (if not found)
  702. if {[string equal [get_dashboard_gadgets [ list "timing_1" ] ] ""]} {
  703. create_dashboard_gadget -name {timing_1} -type timing
  704. }
  705. set obj [get_dashboard_gadgets [ list "timing_1" ] ]
  706. set_property -name "reports" -value "impl_1#impl_1_route_report_timing_summary_0" -objects $obj
  707. # Create 'utilization_1' gadget (if not found)
  708. if {[string equal [get_dashboard_gadgets [ list "utilization_1" ] ] ""]} {
  709. create_dashboard_gadget -name {utilization_1} -type utilization
  710. }
  711. set obj [get_dashboard_gadgets [ list "utilization_1" ] ]
  712. set_property -name "reports" -value "synth_1#synth_1_synth_report_utilization_0" -objects $obj
  713. set_property -name "run.step" -value "synth_design" -objects $obj
  714. set_property -name "run.type" -value "synthesis" -objects $obj
  715. # Create 'utilization_2' gadget (if not found)
  716. if {[string equal [get_dashboard_gadgets [ list "utilization_2" ] ] ""]} {
  717. create_dashboard_gadget -name {utilization_2} -type utilization
  718. }
  719. set obj [get_dashboard_gadgets [ list "utilization_2" ] ]
  720. set_property -name "reports" -value "impl_1#impl_1_place_report_utilization_0" -objects $obj
  721. move_dashboard_gadget -name {utilization_1} -row 0 -col 0
  722. move_dashboard_gadget -name {power_1} -row 1 -col 0
  723. move_dashboard_gadget -name {drc_1} -row 2 -col 0
  724. move_dashboard_gadget -name {timing_1} -row 0 -col 1
  725. move_dashboard_gadget -name {utilization_2} -row 1 -col 1
  726. move_dashboard_gadget -name {methodology_1} -row 2 -col 1
  727. ##################################################################
  728. # CHECK VIVADO VERSION
  729. ##################################################################
  730. set scripts_vivado_version 2024.1
  731. set current_vivado_version [version -short]
  732. if { [string first $scripts_vivado_version $current_vivado_version] == -1 } {
  733. catch {common::send_msg_id "IPS_TCL-100" "ERROR" "This script was generated using Vivado <$scripts_vivado_version> and is being run in <$current_vivado_version> of Vivado. Please run the script in Vivado <$scripts_vivado_version> then open the design in Vivado <$current_vivado_version>. Upgrade the design by running \"Tools => Report => Report IP Status...\", then run write_ip_tcl to create an updated script."}
  734. return 1
  735. }
  736. ##################################################################
  737. # START
  738. ##################################################################
  739. # To test this script, run the following commands from Vivado Tcl console:
  740. # source recreateIp.tcl
  741. # If there is no project opened, this script will create a
  742. # project, but make sure you do not have an existing project
  743. # in the current working folder.
  744. set list_projs [get_projects -quiet]
  745. if { $list_projs eq "" } {
  746. create_project VNA_PCIE_PROJ VNA_PCIE_PROJ -part xc7a100tfgg484-2
  747. set_property target_language Verilog [current_project]
  748. set_property simulator_language Verilog [current_project]
  749. }
  750. ##################################################################
  751. # CHECK IPs
  752. ##################################################################
  753. set bCheckIPs 1
  754. set bCheckIPsPassed 1
  755. if { $bCheckIPs == 1 } {
  756. set list_check_ips { xilinx.com:ip:clk_wiz:6.0 xilinx.com:ip:pcie_7x:3.3 }
  757. set list_ips_missing ""
  758. common::send_msg_id "IPS_TCL-1001" "INFO" "Checking if the following IPs exist in the project's IP catalog: $list_check_ips ."
  759. foreach ip_vlnv $list_check_ips {
  760. set ip_obj [get_ipdefs -all $ip_vlnv]
  761. if { $ip_obj eq "" } {
  762. lappend list_ips_missing $ip_vlnv
  763. }
  764. }
  765. if { $list_ips_missing ne "" } {
  766. catch {common::send_msg_id "IPS_TCL-105" "ERROR" "The following IPs are not found in the IP Catalog:\n $list_ips_missing\n\nResolution: Please add the repository containing the IP(s) to the project." }
  767. set bCheckIPsPassed 0
  768. }
  769. }
  770. if { $bCheckIPsPassed != 1 } {
  771. common::send_msg_id "IPS_TCL-102" "WARNING" "Will not continue with creation of design due to the error(s) above."
  772. return 1
  773. }
  774. ##################################################################
  775. # CREATE IP ClkPllSysTo125
  776. ##################################################################
  777. set ClkPllSysTo125 [create_ip -name clk_wiz -vendor xilinx.com -library ip -version 6.0 -module_name ClkPllSysTo125]
  778. # User Parameters
  779. set_property -dict [list \
  780. CONFIG.CLKOUT1_DRIVES {BUFG} \
  781. CONFIG.CLKOUT1_JITTER {203.457} \
  782. CONFIG.CLKOUT1_PHASE_ERROR {155.540} \
  783. CONFIG.CLKOUT1_REQUESTED_OUT_FREQ {50.000} \
  784. CONFIG.CLKOUT2_DRIVES {BUFG} \
  785. CONFIG.CLKOUT3_DRIVES {BUFG} \
  786. CONFIG.CLKOUT4_DRIVES {BUFG} \
  787. CONFIG.CLKOUT5_DRIVES {BUFG} \
  788. CONFIG.CLKOUT6_DRIVES {BUFG} \
  789. CONFIG.CLKOUT7_DRIVES {BUFG} \
  790. CONFIG.MMCM_BANDWIDTH {OPTIMIZED} \
  791. CONFIG.MMCM_CLKFBOUT_MULT_F {17} \
  792. CONFIG.MMCM_CLKOUT0_DIVIDE_F {17} \
  793. CONFIG.MMCM_COMPENSATION {ZHOLD} \
  794. CONFIG.MMCM_DIVCLK_DIVIDE {2} \
  795. CONFIG.PRIMITIVE {PLL} \
  796. CONFIG.PRIM_SOURCE {Single_ended_clock_capable_pin} \
  797. CONFIG.SECONDARY_SOURCE {Single_ended_clock_capable_pin} \
  798. CONFIG.USE_LOCKED {false} \
  799. CONFIG.USE_PHASE_ALIGNMENT {false} \
  800. CONFIG.USE_RESET {false} \
  801. ] [get_ips ClkPllSysTo125]
  802. # Runtime Parameters
  803. set_property -dict {
  804. GENERATE_SYNTH_CHECKPOINT {1}
  805. } $ClkPllSysTo125
  806. ##################################################################
  807. ##################################################################
  808. # CREATE IP pcie1234
  809. ##################################################################
  810. set pcie1234 [create_ip -name pcie_7x -vendor xilinx.com -library ip -version 3.3 -module_name pcie1234]
  811. # User Parameters
  812. set_property -dict [list \
  813. CONFIG.Device_ID {7012} \
  814. CONFIG.Interface_Width {64_bit} \
  815. CONFIG.Link_Speed {2.5_GT/s} \
  816. CONFIG.Max_Payload_Size {512_bytes} \
  817. CONFIG.Maximum_Link_Width {X2} \
  818. CONFIG.PCIe_Blk_Locn {X0Y0} \
  819. CONFIG.Trans_Buf_Pipeline {None} \
  820. CONFIG.User_Clk_Freq {125} \
  821. CONFIG.en_ext_pipe_interface {false} \
  822. CONFIG.pipe_mode_sim {Enable_Pipe_Simulation} \
  823. CONFIG.pipe_sim {true} \
  824. ] [get_ips pcie1234]
  825. # Runtime Parameters
  826. set_property -dict {
  827. GENERATE_SYNTH_CHECKPOINT {1}
  828. } $pcie1234
  829. ##################################################################