| 12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235 |
- #include "lmx2594.h"
- #include <math.h>
- const uint32_t lmx2594_rst[] = {
- 0x002516,
- 0x002514
- };
- uint32_t lmx2594regs[LMX_COUNT] = {
- 0x700000,
- 0x6F0000,
- 0x6E0000,
- 0x6D0000,
- 0x6C0000,
- 0x6B0000,
- 0x6A0000,
- 0x690021,
- 0x680000,
- 0x670000,
- 0x660000,
- 0x650011,
- 0x640000,
- 0x630000,
- 0x620000,
- 0x610888,
- 0x600000,
- 0x5F0000,
- 0x5E0000,
- 0x5D0000,
- 0x5C0000,
- 0x5B0000,
- 0x5A0000,
- 0x590000,
- 0x580000,
- 0x570000,
- 0x560000,
- 0x550000,
- 0x540000,
- 0x530000,
- 0x520000,
- 0x510000,
- 0x500000,
- 0x4F0000,
- 0x4E016F,
- 0x4D0000,
- 0x4C000C,
- 0x4B0800,
- 0x4A0000,
- 0x49003F,
- 0x480001,
- 0x470081,
- 0x46C350,
- 0x450000,
- 0x4403E8,
- 0x430000,
- 0x4201F4,
- 0x410000,
- 0x401388,
- 0x3F0000,
- 0x3E0322,
- 0x3D00A8,
- 0x3C03E8,
- 0x3B0001,
- 0x3A9001,
- 0x390020,
- 0x380000,
- 0x370000,
- 0x360000,
- 0x350000,
- 0x340820,
- 0x330080,
- 0x320000,
- 0x314180,
- 0x300300,
- 0x2F0300,
- 0x2E07FC,
- 0x2DC8DF,
- 0x2C1FA0,
- 0x2B0000,
- 0x2A0000,
- 0x290000,
- 0x280000,
- 0x2703E8,
- 0x260000,
- 0x250104,
- 0x240032,
- 0x230004,
- 0x220000,
- 0x211E21,
- 0x200393,
- 0x1F43EC,
- 0x1E318C,
- 0x1D318C,
- 0x1C0488,
- 0x1B0002,
- 0x1A0DB0,
- 0x190C2B,
- 0x18071A,
- 0x17007C,
- 0x160001,
- 0x150401,
- 0x14F848,
- 0x1327B7,
- 0x120064,
- 0x11012C,
- 0x100080,
- 0x0F064F,
- 0x0E1E40,
- 0x0D4000,
- 0x0C5001,
- 0x0B0018,
- 0x0A10D8,
- 0x090604,
- 0x082000,
- 0x0740B2,
- 0x06C802,
- 0x0500C8,
- 0x041243,
- 0x030642,
- 0x020500,
- 0x010808,
- 0x00251C
- };
- double lmx_freq; // Frequency of the LMX2594
- void lmx2594_init(void *bar1) {
- // Header for LMX Reset
- uint32_t *ptr_rst = bar1 + LMX_BASE_ADDR;
- *ptr_rst = LMX2594_RST_HEADER;
- // Reset Data
- for (int m = 0; m < (sizeof(lmx2594_rst))/4; m++) {
- uint32_t *ptr = bar1 + LMX_BASE_ADDR;
- *ptr = lmx2594_rst[m];
- }
- // Header for init data
- uint32_t *ptr = bar1 + LMX_BASE_ADDR;
- *ptr = InitLMX2594Header;
- // Init data
- for (int i = 0; i < LMX_COUNT; i++) {
- uint32_t *ptr = bar1 + LMX_BASE_ADDR;
- *ptr = lmx2594regs[i];
- }
- FILE * f = fopen("init.txt", "w");
- for (int i = 0; i < sizeof(lmx2594regs) / 4; i++) {
- fprintf(f, "0x%08X\n", lmx2594regs[i]);
- }
- fclose(f);
- }
- /*-------------------------LMX2594 Frequency Set-------------------------*/
- int lmx_freq_set_main_band(void *bar1, double freq, double f_pd) {
- double N_div;
- N_div = freq / f_pd;
- int vco_core;
- double f_coremin;
- double f_coremax;
- int c_core_min;
- int c_core_max;
- int a_core_min;
- int a_core_max;
- uint16_t vco_cap_ctrl_strt;
- uint16_t vco_daciset_strt;
- // divide whole part and fractional part
- uint32_t N = (uint32_t) N_div;
- // In frac part there is separate denominator and numerator
- // If frac part is 0 then the denominator is 1000 and numerator is 0
- uint32_t frac_n = (uint32_t) ((N_div - N) * (4294967295-1));
- uint32_t frac_d = 4294967295-1;
- // If frac part is 0 then the denominator is 1000 and numerator is 0
- if (frac_n == 0) {
- frac_n = 0;
- frac_d = 1000;
- }
- // Partial assist for the calibration
- //Determine a VCO core and other parameters
- if (freq >= 7500e6 && freq <= 8600e6) {
- vco_core = 1;
- f_coremin = 7500e6;
- f_coremax = 8600e6;
- c_core_min = 164;
- c_core_max = 12;
- a_core_min = 299;
- a_core_max = 240;
- }
- else if (freq > 8600e6 && freq < 9800e6) {
- vco_core = 2;
- f_coremin = 8600e6;
- f_coremax = 9800e6;
- c_core_min = 165;
- c_core_max = 16;
- a_core_min = 356;
- a_core_max = 247;
- }
- else if (freq >= 9800e6 && freq <= 10800e6) {
- vco_core = 3;
- f_coremin = 9800e6;
- f_coremax = 10800e6;
- c_core_min = 158;
- c_core_max = 19;
- a_core_min = 324;
- a_core_max = 224;
- }
- else if (freq > 10800e6 && freq <= 12000e6) {
- vco_core = 4;
- f_coremin = 10800e6;
- f_coremax = 12000e6;
- c_core_min = 140;
- c_core_max = 0;
- a_core_min = 383;
- a_core_max = 244;
- }
- else if (freq > 12000e6 && freq <= 12900e6) {
- vco_core = 5;
- f_coremin = 12000e6;
- f_coremax = 12900e6;
- c_core_min = 183;
- c_core_max = 36;
- a_core_min = 205;
- a_core_max = 146;
- }
- else if (freq > 12900e6 && freq <= 13900e6) {
- vco_core = 6;
- f_coremin = 12900e6;
- f_coremax = 13900e6;
- c_core_min = 155;
- c_core_max = 6;
- a_core_min = 242;
- a_core_max = 163;
- }
- else if (freq > 13900e6 && freq <= 15000e6) {
- vco_core = 7;
- f_coremin = 13900e6;
- f_coremax = 15000e6;
- c_core_min = 175;
- c_core_max = 19;
- a_core_min = 323;
- a_core_max = 244;
- };
- if (freq >=11900e6 && freq <=12100e6) {
- vco_daciset_strt = 300;
- vco_core = 4;
- vco_cap_ctrl_strt = 1;
- }
- vco_cap_ctrl_strt = round(c_core_min - (c_core_min - c_core_max) * (freq - f_coremin) / (f_coremax - f_coremin));
- vco_daciset_strt = round(a_core_min + (a_core_min - a_core_max) * (freq - f_coremin) / (f_coremax - f_coremin));
-
- printf("VCO_CORE = %d\n", vco_core);
- printf("VCO_CAP_CTRL_STR = %d\n", vco_cap_ctrl_strt);
- printf("VCO_DACISET_STR = %d\n", vco_daciset_strt);
- // Calibration assist
- //Set the VCO_CORE
- lmx2594regs[112 - VCO_SEL] = lmx2594regs[112 - VCO_SEL] & (~BITM_LMX2594_R20_VCO_SEL);
- lmx2594regs[112 - VCO_SEL] = lmx2594regs[112 - VCO_SEL] | (vco_core << BITP_LMX2594_R20_VCO_SEL);
- // Set the VCO_CAP_CTRL
- lmx2594regs[112 - CAP_CTRL_START] = lmx2594regs[112 - CAP_CTRL_START] & (~BITM_LMX2594_R78_VCO_CAP_CTRL_START);
- lmx2594regs[112 - CAP_CTRL_START] = lmx2594regs[112 - CAP_CTRL_START] | (vco_cap_ctrl_strt << BITP_LMX2594_R78_VCO_CAP_CTRL_START);
- // Set the VCO_DACISET
- lmx2594regs[112 - VCO_DACISET] = lmx2594regs[112 - VCO_DACISET] & (~BITM_LMX2594_R17_VCO_DACISET);
- lmx2594regs[112 - VCO_DACISET] = lmx2594regs[112 - VCO_DACISET] | (vco_daciset_strt << BITP_LMX2594_R17_VCO_DACISET);
- // Recommended sequnce for changin freq
- // 1. Change the N-div value
- // 2. Change the PLL numerator and denominator
- // 3. Program FCAL_EN bit
- // Clear the required parts of the register
- lmx2594regs[112-MASH_ORDER] = lmx2594regs[112-MASH_ORDER] & (~BITM_LMX2594_R44_MASH_ORDER);
- // Set the MASH_ORDER to 3
- lmx2594regs[112-MASH_ORDER] = lmx2594regs[112-MASH_ORDER] | ENUM_LMX2594_R44_MASH_ORDER_3;
- // Set PF_DLY_SEL to 3
- if (freq <= 10e9) {
- lmx2594regs[112-PFD_DLY_SEL] = lmx2594regs[112-PFD_DLY_SEL] & (~BITM_LMX2594_R37_PFD_DLY_SEL);
- lmx2594regs[112-PFD_DLY_SEL] = lmx2594regs[112-PFD_DLY_SEL] | (0x3 << BITP_LMX2594_R37_PFD_DLY_SEL);
- printf("PFD_DLY_SEL = %d\n", 3);
- }
- else if (freq > 10e9) {
- lmx2594regs[112-PFD_DLY_SEL] = lmx2594regs[112-PFD_DLY_SEL] & (~BITM_LMX2594_R37_PFD_DLY_SEL);
- lmx2594regs[112-PFD_DLY_SEL] = lmx2594regs[112-PFD_DLY_SEL] | (0x4 << BITP_LMX2594_R37_PFD_DLY_SEL);
- printf("PFD_DLY_SEL = %d\n", 4);
- }
- lmx2594regs[112-PLL_N_S] = lmx2594regs[112-PLL_N_S] &(~0xFFFF);
- lmx2594regs[112-PLL_N_S] = lmx2594regs[112-PLL_N_S] | (N >> 16);
- //CLear the lower 16 bits of the register
- lmx2594regs[112-PLL_N_M] = lmx2594regs[112-PLL_N_M] & (~0xFFFF);
- // Next 16 bits of the register
- lmx2594regs[112-PLL_N_M] = lmx2594regs[112-PLL_N_M] | (N & 0xFFFF);
- // Clear the upper 16 bits of the register lmx2594regs[PLL_NUM_S]
- lmx2594regs[112-PLL_NUM_S] = lmx2594regs[112-PLL_NUM_S] & (~0xFFFF);
- lmx2594regs[112-PLL_NUM_S] = lmx2594regs[112-PLL_NUM_S] | (frac_n >> 16);
- // Clear the lower 16 bits of the register lmx2594regs[PLL_NUM_M]
- lmx2594regs[112-PLL_NUM_M] = lmx2594regs[112-PLL_NUM_M] & (~0xFFFF);
- // Next 16 bits of the numerator
- lmx2594regs[112-PLL_NUM_M] = lmx2594regs[112-PLL_NUM_M] | (frac_n & 0xFFFF);
- // Clear the upper 16 bits of the register lmx2594regs[PLL_DEN_S]
- lmx2594regs[112-PLL_DEN_S] = lmx2594regs[112-PLL_DEN_S] & (~0xFFFF);
- // most significant 16 bits of the denominator
- lmx2594regs[112-PLL_DEN_S] = lmx2594regs[112-PLL_DEN_S] | (frac_d >> 16);
- // Clear the lower 16 bits of the register lmx2594regs[PLL_DEN_M]
- lmx2594regs[112-PLL_DEN_M] = lmx2594regs[112-PLL_DEN_M] & (~0xFFFF);
- // Next 16 bits of the denominator
- lmx2594regs[112-PLL_DEN_M] = lmx2594regs[112-PLL_DEN_M] | (frac_d & 0xFFFF);
- lmx2594regs[112-CHDIV_DIV2] = lmx2594regs[112 - CHDIV_DIV2] & (~BITM_LMX2594_R31_CHDIV_DIV2);
- lmx2594regs[112 - CHDIV] = lmx2594regs[112 - CHDIV] & (~BITM_LMX2594_R75_CHDIV);
- // Set the OUTA_MUX to channel divider R45[12:11]; 0 - Channel divider, 1 - VCO;
- lmx2594regs[112 - OUTA_MUX] = lmx2594regs[112 - OUTA_MUX] & (~BITM_LMX2594_R45_OUTA_MUX);
- lmx2594regs[112 - OUTA_MUX] = lmx2594regs[112 - OUTA_MUX] | ENUM_LMX2594_R45_OUTA_MUX_VCO;
- // Program the FCAL_EN bit
- lmx2594regs[112-FCAL_ADDR] = lmx2594regs[112-FCAL_ADDR] | (LMX2594_R0_FCAL_EN);
- // Show the all the upper 16 bits of the register lmx2594regs[PLL_N_S]
- // Determine which regs are changed and send only those
- uint32_t lmx_change_freq_regs[] = {
- lmx2594regs[112-CPG_REG] = (lmx2594regs[112-CPG_REG] & (~BITM_LMX2594_R14_CPG)) | ENUM_LMX2594_R14_CPG_TRISTATE,
- lmx2594regs[112 - VCO_SEL],
- lmx2594regs[112 - CAP_CTRL_START],
- lmx2594regs[112 - VCO_DACISET],
- lmx2594regs[112-MASH_ORDER],
- lmx2594regs[112-PFD_DLY_SEL],
- lmx2594regs[112-PLL_N_S],
- lmx2594regs[112-PLL_N_M],
- lmx2594regs[112-PLL_DEN_S],
- lmx2594regs[112-PLL_DEN_M],
- lmx2594regs[112-PLL_NUM_S],
- lmx2594regs[112-PLL_NUM_M],
- lmx2594regs[112 - CHDIV],
- lmx2594regs[112 - CHDIV_DIV2],
- lmx2594regs[112-OUTA_MUX],
- lmx2594regs[112-CPG_REG] = (lmx2594regs[112-CPG_REG] & (~BITM_LMX2594_R14_CPG)) | ENUM_LMX2594_R14_CPG_15ma,
- lmx2594regs[112-FCAL_ADDR]
- };
- // Create a header for the LMX2594 with the appropriate number of words
- uint32_t LMX_HEADER = ((0 << 23) | (DeviceIdLmx2594 << 18) | ((sizeof(lmx_change_freq_regs)/4) << 1) | 1);
- uint32_t *ptr = bar1 + LMX_BASE_ADDR;
- *ptr = LMX_HEADER;
- for (int i = 0; i < sizeof(lmx_change_freq_regs)/4; i++) {
- uint32_t *data_ptr = bar1 + LMX_BASE_ADDR;
- *data_ptr = lmx_change_freq_regs[i];
- }
- char filename[100];
- sprintf(filename, "%f.txt", freq);
- FILE * f = fopen(filename, "w");
- for (int i = 0; i < sizeof(lmx2594regs) / 4; i++) {
- fprintf(f, "0x%08X\n", lmx2594regs[i]);
- }
- fclose(f);
- printf("File has been written\n");
- printf("N_div = %f\n", N_div);
- printf("f_vco = %f\n", freq);
- printf("SEG1_EN %08X\n",lmx2594regs[112 - CHDIV_DIV2]);
- printf("N = %d\n", N);
- printf("frac_n = %u\n", frac_n);
- printf("frac_d = %u\n", frac_d);
- }
- int lmx_freq_set_main_band_int_mode(void *bar1, double freq, double f_pd) {
- uint32_t N_div;
- N_div = freq / f_pd;
- int vco_core;
- double f_coremin;
- double f_coremax;
- int c_core_min;
- int c_core_max;
- int a_core_min;
- int a_core_max;
- uint16_t vco_cap_ctrl_strt;
- uint16_t vco_daciset_strt;
- // Partial assist for the calibration
- //Determine a VCO core and other parameters
- if (freq >= 7500e6 && freq <= 8600e6) {
- vco_core = 1;
- f_coremin = 7500e6;
- f_coremax = 8600e6;
- c_core_min = 164;
- c_core_max = 12;
- a_core_min = 299;
- a_core_max = 240;
- }
- else if (freq > 8600e6 && freq < 9800e6) {
- vco_core = 2;
- f_coremin = 8600e6;
- f_coremax = 9800e6;
- c_core_min = 165;
- c_core_max = 16;
- a_core_min = 356;
- a_core_max = 247;
- }
- else if (freq >= 9800e6 && freq <= 10800e6) {
- vco_core = 3;
- f_coremin = 9800e6;
- f_coremax = 10800e6;
- c_core_min = 158;
- c_core_max = 19;
- a_core_min = 324;
- a_core_max = 224;
- }
- else if (freq > 10800e6 && freq <= 12000e6) {
- vco_core = 4;
- f_coremin = 10800e6;
- f_coremax = 12000e6;
- c_core_min = 140;
- c_core_max = 0;
- a_core_min = 383;
- a_core_max = 244;
- }
- else if (freq > 12000e6 && freq <= 12900e6) {
- vco_core = 5;
- f_coremin = 12000e6;
- f_coremax = 12900e6;
- c_core_min = 183;
- c_core_max = 36;
- a_core_min = 205;
- a_core_max = 146;
- }
- else if (freq > 12900e6 && freq <= 13900e6) {
- vco_core = 6;
- f_coremin = 12900e6;
- f_coremax = 13900e6;
- c_core_min = 155;
- c_core_max = 6;
- a_core_min = 242;
- a_core_max = 163;
- }
- else if (freq > 13900e6 && freq <= 15000e6) {
- vco_core = 7;
- f_coremin = 13900e6;
- f_coremax = 15000e6;
- c_core_min = 175;
- c_core_max = 19;
- a_core_min = 323;
- a_core_max = 244;
- };
- if (freq >=11900e6 && freq <=12100e6) {
- vco_daciset_strt = 300;
- vco_core = 4;
- vco_cap_ctrl_strt = 1;
- }
- vco_cap_ctrl_strt = round(c_core_min - (c_core_min - c_core_max) * (freq - f_coremin) / (f_coremax - f_coremin));
- vco_daciset_strt = round(a_core_min + (a_core_min - a_core_max) * (freq - f_coremin) / (f_coremax - f_coremin));
-
- printf("VCO_CORE = %d\n", vco_core);
- printf("VCO_CAP_CTRL_STR = %d\n", vco_cap_ctrl_strt);
- printf("VCO_DACISET_STR = %d\n", vco_daciset_strt);
- //Set the VCO_CORE
- lmx2594regs[112 - VCO_SEL] = lmx2594regs[112 - VCO_SEL] & (~BITM_LMX2594_R20_VCO_SEL);
- lmx2594regs[112 - VCO_SEL] = lmx2594regs[112 - VCO_SEL] | (vco_core << BITP_LMX2594_R20_VCO_SEL);
- // Set the VCO_CAP_CTRL
- lmx2594regs[112 - CAP_CTRL_START] = lmx2594regs[112 - CAP_CTRL_START] & (~BITM_LMX2594_R78_VCO_CAP_CTRL_START);
- lmx2594regs[112 - CAP_CTRL_START] = lmx2594regs[112 - CAP_CTRL_START] | (vco_cap_ctrl_strt << BITP_LMX2594_R78_VCO_CAP_CTRL_START);
- // Set the VCO_DACISET
- lmx2594regs[112 - VCO_DACISET] = lmx2594regs[112 - VCO_DACISET] & (~BITM_LMX2594_R17_VCO_DACISET);
- lmx2594regs[112 - VCO_DACISET] = lmx2594regs[112 - VCO_DACISET] | (vco_daciset_strt << BITP_LMX2594_R17_VCO_DACISET);
- // Set the PF_DLY_SEL
- if (freq <= 12500e6) {
- lmx2594regs[112-PFD_DLY_SEL] = lmx2594regs[112-PFD_DLY_SEL] & (~BITM_LMX2594_R37_PFD_DLY_SEL);
- lmx2594regs[112-PFD_DLY_SEL] = lmx2594regs[112-PFD_DLY_SEL] | (0x1 << BITP_LMX2594_R37_PFD_DLY_SEL);
- printf("PFD_DLY_SEL = %d\n", 1);
- }
- else if (freq > 12500e6) {
- lmx2594regs[112-PFD_DLY_SEL] = lmx2594regs[112-PFD_DLY_SEL] & (~BITM_LMX2594_R37_PFD_DLY_SEL);
- lmx2594regs[112-PFD_DLY_SEL] = lmx2594regs[112-PFD_DLY_SEL] | (0x2 << BITP_LMX2594_R37_PFD_DLY_SEL);
- printf("PFD_DLY_SEL = %d\n", 2);
- }
- // SET the N_DIV
- lmx2594regs[112-PLL_N_S] = lmx2594regs[112-PLL_N_S] &(~0xFFFF);
- lmx2594regs[112-PLL_N_S] = lmx2594regs[112-PLL_N_S] | (N_div >> 16);
- //CLear the lower 16 bits of the register
- lmx2594regs[112-PLL_N_M] = lmx2594regs[112-PLL_N_M] & (~0xFFFF);
- // Next 16 bits of the register
- lmx2594regs[112-PLL_N_M] = lmx2594regs[112-PLL_N_M] | (N_div & 0xFFFF);
- // Clear the SEG1_EN bit
- lmx2594regs[112-CHDIV_DIV2] = lmx2594regs[112 - CHDIV_DIV2] & (~BITM_LMX2594_R31_CHDIV_DIV2);
- // Set the OUTA_MUX to channel divider R45[12:11]; 0 - Channel divider, 1 - VCO;
- lmx2594regs[112 - OUTA_MUX] = lmx2594regs[112 - OUTA_MUX] & (~BITM_LMX2594_R45_OUTA_MUX);
- lmx2594regs[112 - OUTA_MUX] = lmx2594regs[112 - OUTA_MUX] | ENUM_LMX2594_R45_OUTA_MUX_VCO;
- // Program the FCAL_EN bit
- lmx2594regs[112-FCAL_ADDR] = lmx2594regs[112-FCAL_ADDR] & (~BITM_LMX2594_R0_FCAL);
- lmx2594regs[112-FCAL_ADDR] = lmx2594regs[112-FCAL_ADDR] | (LMX2594_R0_FCAL_EN);
- uint32_t lmx_change_freq_regs[] = {
- lmx2594regs[112-CPG_REG] = (lmx2594regs[112-CPG_REG] & (~BITM_LMX2594_R14_CPG)) | ENUM_LMX2594_R14_CPG_TRISTATE,
- lmx2594regs[112 - VCO_SEL],
- lmx2594regs[112 - CAP_CTRL_START],
- lmx2594regs[112 - VCO_DACISET],
- lmx2594regs[112-PFD_DLY_SEL],
- lmx2594regs[112-CHDIV_DIV2],
- lmx2594regs[112-PLL_N_S],
- lmx2594regs[112-PLL_N_M],
- lmx2594regs[112 - OUTA_MUX],
- lmx2594regs[112-CPG_REG] = (lmx2594regs[112-CPG_REG] & (~BITM_LMX2594_R14_CPG)) | ENUM_LMX2594_R14_CPG_15ma,
- lmx2594regs[112-FCAL_ADDR]
- };
- // Create a header for the LMX2594 with the appropriate number of words
- uint32_t LMX_HEADER = ((0 << 23) | (DeviceIdLmx2594 << 18) | ((sizeof(lmx_change_freq_regs)/4) << 1) | 1);
- uint32_t *ptr = bar1 + LMX_BASE_ADDR;
- *ptr = LMX_HEADER;
- for (int i = 0; i < sizeof(lmx_change_freq_regs)/4; i++) {
- uint32_t *data_ptr = bar1 + LMX_BASE_ADDR;
- *data_ptr = lmx_change_freq_regs[i];
- }
- char filename[100];
- sprintf(filename, "%f.txt", freq);
- FILE * f = fopen(filename, "w");
- for (int i = 0; i < sizeof(lmx2594regs) / 4; i++) {
- fprintf(f, "0x%08X\n", lmx2594regs[i]);
- }
- fclose(f);
- return 0;
- }
- int lmx_freq_set_out_of_band(void *bar1, double freq, double f_pd) {
- if (freq >= 10e6 && freq <= 1000e6) {
- lmx_freq = lmx_lower_bond_set(freq, f_pd);
- }
- else {
- lmx_freq = freq;
- }
- double f_vco = 2 * lmx_freq;
- int chan_div = 2;
- uint8_t ch_div_reg = 0; // 2
- double vco_div = 7.5e9 / lmx_freq;
- double N_div;
- int vco_core;
- double f_coremin;
- double f_coremax;
- int c_core_min;
- int c_core_max;
- int a_core_min;
- int a_core_max;
- uint16_t vco_cap_ctrl_strt;
- uint16_t vco_daciset_strt;
- // minimum N_div value is 28 and Vco frequency can't be less than 7.5 GHz
- if (f_vco < 7.5e9) {
- if (vco_div > 2 && vco_div <= 4)
- chan_div = 4; // 4
- f_vco = lmx_freq * chan_div;
- if (vco_div > 4 && vco_div <= 6) {
- chan_div = 6; // 6
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 6 && vco_div <= 8) {
- chan_div = 8; // 8
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 8 && vco_div <= 12) {
- chan_div = 12; // 12
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 12 && vco_div <= 16) {
- chan_div = 16; // 16
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 16 && vco_div <= 24) {
- chan_div = 24; // 24
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 24 && vco_div <= 32) {
- chan_div = 32; // 32
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 32 && vco_div <= 48) {
- chan_div = 48; // 48
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 48 && vco_div <= 64) {
- chan_div = 64; // 64
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 64 && vco_div <= 72) {
- chan_div = 72; // 72
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 72 && vco_div <= 96) {
- chan_div = 96; // 96
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 96 && vco_div <= 128) {
- chan_div = 128; // 128
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 128 && vco_div <= 192) {
- chan_div = 192; // 192
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 192 && vco_div <= 256) {
- chan_div = 256; // 256
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 256 && vco_div <= 384) {
- chan_div = 384; // 384
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 384 && vco_div <= 512) {
- chan_div = 512; // 512
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 512 && vco_div <= 768) {
- chan_div = 768; // 768
- f_vco = lmx_freq * chan_div;
- }
- switch (chan_div) {
- case 2:
- ch_div_reg = 0;
- break;
- case 4:
- ch_div_reg = 1;
- break;
- case 6:
- ch_div_reg = 2;
- break;
- case 8:
- ch_div_reg = 3;
- break;
- case 12:
- ch_div_reg = 4;
- break;
- case 16:
- ch_div_reg = 5;
- break;
- case 24:
- ch_div_reg = 6;
- break;
- case 32:
- ch_div_reg = 7;
- break;
- case 48:
- ch_div_reg = 8;
- break;
- case 64:
- ch_div_reg = 9;
- break;
- case 72:
- ch_div_reg = 10;
- break;
- case 96:
- ch_div_reg = 11;
- break;
- case 128:
- ch_div_reg = 12;
- break;
- case 192:
- ch_div_reg = 13;
- break;
- case 256:
- ch_div_reg = 14;
- break;
- case 384:
- ch_div_reg = 15;
- break;
- case 512:
- ch_div_reg = 16;
- break;
- case 768:
- ch_div_reg = 17;
- break;
- }
- } else {
- ch_div_reg = 0;
- f_vco = lmx_freq * 2;
- }
- N_div = f_vco / f_pd;
- // divide whole part and fractional part
- uint32_t N = (uint32_t) N_div;
- uint32_t frac_n = (uint32_t) ((N_div - N) * (4294967295-1));
- uint32_t frac_d = 4294967295-1;
- // If frac part is 0 then the denominator is 1000 and numerator is 0
- if (frac_n == 0) {
- frac_n = 0;
- frac_d = 1000;
- }
- // Partial assist for the calibration
- //Determine a VCO core and other parameters
- if (f_vco >= 7500e6 && f_vco <= 8600e6) {
- vco_core = 1;
- f_coremin = 7500e6;
- f_coremax = 8600e6;
- c_core_min = 164;
- c_core_max = 12;
- a_core_min = 299;
- a_core_max = 240;
- }
- else if (f_vco > 8600e6 && f_vco < 9800e6) {
- vco_core = 2;
- f_coremin = 8600e6;
- f_coremax = 9800e6;
- c_core_min = 165;
- c_core_max = 16;
- a_core_min = 356;
- a_core_max = 247;
- }
- else if (f_vco >= 9800e6 && f_vco <= 10800e6) {
- vco_core = 3;
- f_coremin = 9800e6;
- f_coremax = 10800e6;
- c_core_min = 158;
- c_core_max = 19;
- a_core_min = 324;
- a_core_max = 224;
- }
- else if (f_vco > 10800e6 && f_vco <= 12000e6) {
- vco_core = 4;
- f_coremin = 10800e6;
- f_coremax = 12000e6;
- c_core_min = 140;
- c_core_max = 0;
- a_core_min = 383;
- a_core_max = 244;
- }
- else if (f_vco > 12000e6 && f_vco <= 12900e6) {
- vco_core = 5;
- f_coremin = 12000e6;
- f_coremax = 12900e6;
- c_core_min = 183;
- c_core_max = 36;
- a_core_min = 205;
- a_core_max = 146;
- }
- else if (f_vco > 12900e6 && f_vco <= 13900e6) {
- vco_core = 6;
- f_coremin = 12900e6;
- f_coremax = 13900e6;
- c_core_min = 155;
- c_core_max = 6;
- a_core_min = 242;
- a_core_max = 163;
- }
- else if (f_vco > 13900e6 && f_vco <= 15000e6) {
- vco_core = 7;
- f_coremin = 13900e6;
- f_coremax = 15000e6;
- c_core_min = 175;
- c_core_max = 19;
- a_core_min = 323;
- a_core_max = 244;
- };
- vco_cap_ctrl_strt = round(c_core_min - (c_core_min - c_core_max) * (f_vco - f_coremin) / (f_coremax - f_coremin));
- vco_daciset_strt = round(a_core_min + (a_core_min - a_core_max) * (f_vco - f_coremin) / (f_coremax - f_coremin));
-
- if (f_vco >=11900e6 && f_vco <=12100e6) {
- vco_daciset_strt = 300;
- vco_core = 4;
- vco_cap_ctrl_strt = 1;
- }
- printf("VCO_CORE = %d\n", vco_core);
- printf("VCO_CAP_CTRL_STR = %d\n", vco_cap_ctrl_strt);
- printf("VCO_DACISET_STR = %d\n", vco_daciset_strt);
- // Calibration assist
- //Set the VCO_CORE
- lmx2594regs[112 - VCO_SEL] = lmx2594regs[112 - VCO_SEL] & (~BITM_LMX2594_R20_VCO_SEL);
- lmx2594regs[112 - VCO_SEL] = lmx2594regs[112 - VCO_SEL] | (vco_core << BITP_LMX2594_R20_VCO_SEL);
- // Set the VCO_CAP_CTRL_START
- lmx2594regs[112 - CAP_CTRL_START] = lmx2594regs[112 - CAP_CTRL_START] & (~BITM_LMX2594_R78_VCO_CAP_CTRL_START);
- lmx2594regs[112 - CAP_CTRL_START] = lmx2594regs[112 - CAP_CTRL_START] | (vco_cap_ctrl_strt << BITP_LMX2594_R78_VCO_CAP_CTRL_START);
- // Set the VCO_DACISET
- lmx2594regs[112 - VCO_DACISET] = lmx2594regs[112 - VCO_DACISET] & (~BITM_LMX2594_R17_VCO_DACISET);
- lmx2594regs[112 - VCO_DACISET] = lmx2594regs[112 - VCO_DACISET] | (vco_daciset_strt << BITP_LMX2594_R17_VCO_DACISET);
- lmx2594regs[112 - MASH_ORDER] = lmx2594regs[112 - MASH_ORDER] & (~BITM_LMX2594_R44_MASH_ORDER);
- // Set the MASH_ORDER to 3
- lmx2594regs[112 - MASH_ORDER] = lmx2594regs[112 - MASH_ORDER] | ENUM_LMX2594_R44_MASH_ORDER_3;
- // Set PF_DLY_SEL to appropriate value
- if (f_vco <=10e9){
- lmx2594regs[112 - PFD_DLY_SEL] = lmx2594regs[112 - PFD_DLY_SEL] & (~BITM_LMX2594_R37_PFD_DLY_SEL);
- lmx2594regs[112 - PFD_DLY_SEL] = lmx2594regs[112 - PFD_DLY_SEL] | (0x3 << BITP_LMX2594_R37_PFD_DLY_SEL);
- printf("PFD_DLY_SEL = %d\n", 3);
- }
- else if (f_vco > 10e9) {
- lmx2594regs[112 - PFD_DLY_SEL] = lmx2594regs[112 - PFD_DLY_SEL] & (~BITM_LMX2594_R37_PFD_DLY_SEL);
- lmx2594regs[112 - PFD_DLY_SEL] = lmx2594regs[112 - PFD_DLY_SEL] | (0x4 << BITP_LMX2594_R37_PFD_DLY_SEL);
- printf("PFD_DLY_SEL = %d\n", 4);
- }
- lmx2594regs[112 - PLL_N_S] = lmx2594regs[112 - PLL_N_S] & (~0xFFFF);
- lmx2594regs[112 - PLL_N_S] = lmx2594regs[112 - PLL_N_S] | (N >> 16);
- //CLear the lower 16 bits of the register
- lmx2594regs[112 - PLL_N_M] = lmx2594regs[112 - PLL_N_M] & (~0xFFFF);
- // Next 16 bits of the register
- lmx2594regs[112 - PLL_N_M] = lmx2594regs[112 - PLL_N_M] | (N & 0xFFFF);
- // Clear the upper 16 bits of the register lmx2594regs[PLL_NUM_S]
- lmx2594regs[112 - PLL_NUM_S] = lmx2594regs[112 - PLL_NUM_S] & (~0xFFFF);
- lmx2594regs[112 - PLL_NUM_S] = lmx2594regs[112 - PLL_NUM_S] | (frac_n >> 16);
- // Clear the lower 16 bits of the register lmx2594regs[PLL_NUM_M]
- lmx2594regs[112 - PLL_NUM_M] = lmx2594regs[112 - PLL_NUM_M] & (~0xFFFF);
- // Next 16 bits of the numerator
- lmx2594regs[112 - PLL_NUM_M] = lmx2594regs[112 - PLL_NUM_M] | (frac_n & 0xFFFF);
- // Clear the upper 16 bits of the register lmx2594regs[PLL_DEN_S]
- lmx2594regs[112 - PLL_DEN_S] = lmx2594regs[112 - PLL_DEN_S] & (~0xFFFF);
- // most significant 16 bits of the denominator
- lmx2594regs[112 - PLL_DEN_S] = lmx2594regs[112 - PLL_DEN_S] | (frac_d >> 16);
- // Clear the lower 16 bits of the register lmx2594regs[PLL_DEN_M]
- lmx2594regs[112 - PLL_DEN_M] = lmx2594regs[112 - PLL_DEN_M] & (~0xFFFF);
- // Next 16 bits of the denominator
- lmx2594regs[112 - PLL_DEN_M] = lmx2594regs[112 - PLL_DEN_M] | (frac_d & 0xFFFF);
- // Program the CHDIV value
- lmx2594regs[112 - CHDIV] = lmx2594regs[112 - CHDIV] & (~BITM_LMX2594_R75_CHDIV);
- // Set the CHDIV value with the starting position BITP_LMX2594_R75_CHDIV
- lmx2594regs[112 - CHDIV] = lmx2594regs[112 - CHDIV] | (ch_div_reg << BITP_LMX2594_R75_CHDIV);
- // If the ch_div > 2 then set the SEG1_EN bit
- if (chan_div > 2) {
- lmx2594regs[112 - CHDIV_DIV2] = lmx2594regs[112 - CHDIV_DIV2] & (~BITM_LMX2594_R31_CHDIV_DIV2);
- lmx2594regs[112 - CHDIV_DIV2] = lmx2594regs[112 - CHDIV_DIV2] | (ENUM_LMX2594_R31_CHDIV_DIV2_EN);
- }
- else {
- lmx2594regs[112-CHDIV_DIV2] = lmx2594regs[112 - CHDIV_DIV2] & (~BITM_LMX2594_R31_CHDIV_DIV2);
- }
- // Set the OUTA_MUX to channel divider R45[12:11]; 0 - Channel divider, 1 - VCO;
- lmx2594regs[112 - OUTA_MUX] = lmx2594regs[112 - OUTA_MUX] & (~BITM_LMX2594_R45_OUTA_MUX);
- lmx2594regs[112 - OUTA_MUX] = lmx2594regs[112 - OUTA_MUX] | ENUM_LMX2594_R45_OUTA_MUX_CH_DIV;
- // Program the FCAL_EN bit
- lmx2594regs[112 - FCAL_ADDR] = lmx2594regs[112 - FCAL_ADDR] | (LMX2594_R0_FCAL_EN);
- uint32_t lmx_change_freq_regs[] = {
- lmx2594regs[112-CPG_REG] = (lmx2594regs[112-CPG_REG] & (~BITM_LMX2594_R14_CPG)) | ENUM_LMX2594_R14_CPG_TRISTATE,
- lmx2594regs[112 - VCO_SEL],
- lmx2594regs[112 - CAP_CTRL_START],
- lmx2594regs[112 - VCO_DACISET],
- lmx2594regs[112-MASH_ORDER],
- lmx2594regs[112-PFD_DLY_SEL],
- lmx2594regs[112 - PLL_N_S],
- lmx2594regs[112 - PLL_N_M],
- lmx2594regs[112 - PLL_DEN_S],
- lmx2594regs[112 - PLL_DEN_M],
- lmx2594regs[112 - PLL_NUM_S],
- lmx2594regs[112 - PLL_NUM_M],
- lmx2594regs[112 - CHDIV],
- lmx2594regs[112 - CHDIV_DIV2],
- lmx2594regs[112 - OUTA_MUX],
- lmx2594regs[112-CPG_REG] = (lmx2594regs[112-CPG_REG] & (~BITM_LMX2594_R14_CPG)) | ENUM_LMX2594_R14_CPG_15ma,
- lmx2594regs[112 - FCAL_ADDR]
- };
- // Create a header for the LMX2594 with the appropriate number of words
- uint32_t LMX_HEADER = ((0 << 23) | (DeviceIdLmx2594 << 18) | ((sizeof(lmx_change_freq_regs) / 4) << 1) | 1);
- uint32_t *ptr = bar1 + LMX_BASE_ADDR;
- *ptr = LMX_HEADER;
- // Send the data
- for (int i = 0; i < sizeof(lmx_change_freq_regs) / 4; i++) {
- uint32_t *data_ptr = bar1 + LMX_BASE_ADDR;
- *data_ptr = lmx_change_freq_regs[i];
- }
- char filename[100];
- sprintf(filename, "%f.txt", freq);
- FILE * f = fopen(filename, "w");
- for (int i = 0; i < sizeof(lmx2594regs) / 4; i++) {
- fprintf(f, "0x%08X\n", lmx2594regs[i]);
- }
- fclose(f);
- printf("N_div = %f\n", N_div);
- printf("f_vco = %f\n", f_vco);
- printf("SEG1_EN %08X\n",lmx2594regs[112 - CHDIV_DIV2]);
- printf("N = %d\n", N);
- printf("frac_n = %u\n", frac_n);
- printf("frac_d = %u\n", frac_d);
- printf("chan_div = %d\n", chan_div);
- printf("chan_div_reg = %d\n", ch_div_reg);
- printf("LMX2594 Registers\n");
- return 0;
- }
- int lmx_freq_set_out_of_band_int_mode(void *bar1, double freq, double f_pd) {
- if (freq >= 10e6 && freq <= 1000e6) {
- lmx_freq = lmx_lower_bond_set(freq, f_pd);
- }
- else {
- lmx_freq = freq;
- }
- double f_vco = 2 * lmx_freq;
- int chan_div = 2;
- uint8_t ch_div_reg = 0; // 2
- double vco_div = 7.5e9 / lmx_freq;
- int vco_core;
- double f_coremin;
- double f_coremax;
- int c_core_min;
- int c_core_max;
- int a_core_min;
- int a_core_max;
- uint16_t vco_cap_ctrl_strt;
- uint16_t vco_daciset_strt;
- // minimum N_div value is 28 and Vco frequency can't be less than 7.5 GHz
- if (f_vco < 7.5e9) {
- if (vco_div > 2 && vco_div <= 4)
- chan_div = 4; // 4
- f_vco = lmx_freq * chan_div;
- if (vco_div > 4 && vco_div <= 6) {
- chan_div = 6; // 6
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 6 && vco_div <= 8) {
- chan_div = 8; // 8
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 8 && vco_div <= 12) {
- chan_div = 12; // 12
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 12 && vco_div <= 16) {
- chan_div = 16; // 16
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 16 && vco_div <= 24) {
- chan_div = 24; // 24
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 24 && vco_div <= 32) {
- chan_div = 32; // 32
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 32 && vco_div <= 48) {
- chan_div = 48; // 48
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 48 && vco_div <= 64) {
- chan_div = 64; // 64
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 64 && vco_div <= 72) {
- chan_div = 72; // 72
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 72 && vco_div <= 96) {
- chan_div = 96; // 96
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 96 && vco_div <= 128) {
- chan_div = 128; // 128
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 128 && vco_div <= 192) {
- chan_div = 192; // 192
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 192 && vco_div <= 256) {
- chan_div = 256; // 256
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 256 && vco_div <= 384) {
- chan_div = 384; // 384
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 384 && vco_div <= 512) {
- chan_div = 512; // 512
- f_vco = lmx_freq * chan_div;
- }
- if (vco_div > 512 && vco_div <= 768) {
- chan_div = 768; // 768
- f_vco = lmx_freq * chan_div;
- }
- switch (chan_div) {
- case 2:
- ch_div_reg = 0;
- break;
- case 4:
- ch_div_reg = 1;
- break;
- case 6:
- ch_div_reg = 2;
- break;
- case 8:
- ch_div_reg = 3;
- break;
- case 12:
- ch_div_reg = 4;
- break;
- case 16:
- ch_div_reg = 5;
- break;
- case 24:
- ch_div_reg = 6;
- break;
- case 32:
- ch_div_reg = 7;
- break;
- case 48:
- ch_div_reg = 8;
- break;
- case 64:
- ch_div_reg = 9;
- break;
- case 72:
- ch_div_reg = 10;
- break;
- case 96:
- ch_div_reg = 11;
- break;
- case 128:
- ch_div_reg = 12;
- break;
- case 192:
- ch_div_reg = 13;
- break;
- case 256:
- ch_div_reg = 14;
- break;
- case 384:
- ch_div_reg = 15;
- break;
- case 512:
- ch_div_reg = 16;
- break;
- case 768:
- ch_div_reg = 17;
- break;
- }
- } else {
- ch_div_reg = 0;
- f_vco = lmx_freq * 2;
- }
- uint32_t N_div = f_vco / f_pd;
- // Partial assist for the calibration
- //Determine a VCO core and other parameters
- if (f_vco >= 7500e6 && f_vco <= 8600e6) {
- vco_core = 1;
- f_coremin = 7500e6;
- f_coremax = 8600e6;
- c_core_min = 164;
- c_core_max = 12;
- a_core_min = 299;
- a_core_max = 240;
- }
- else if (f_vco > 8600e6 && f_vco < 9800e6) {
- vco_core = 2;
- f_coremin = 8600e6;
- f_coremax = 9800e6;
- c_core_min = 165;
- c_core_max = 16;
- a_core_min = 356;
- a_core_max = 247;
- }
- else if (f_vco >= 9800e6 && f_vco <= 10800e6) {
- vco_core = 3;
- f_coremin = 9800e6;
- f_coremax = 10800e6;
- c_core_min = 158;
- c_core_max = 19;
- a_core_min = 324;
- a_core_max = 224;
- }
- else if (f_vco > 10800e6 && f_vco <= 12000e6) {
- vco_core = 4;
- f_coremin = 10800e6;
- f_coremax = 12000e6;
- c_core_min = 140;
- c_core_max = 0;
- a_core_min = 383;
- a_core_max = 244;
- }
- else if (f_vco > 12000e6 && f_vco <= 12900e6) {
- vco_core = 5;
- f_coremin = 12000e6;
- f_coremax = 12900e6;
- c_core_min = 183;
- c_core_max = 36;
- a_core_min = 205;
- a_core_max = 146;
- }
- else if (f_vco > 12900e6 && f_vco <= 13900e6) {
- vco_core = 6;
- f_coremin = 12900e6;
- f_coremax = 13900e6;
- c_core_min = 155;
- c_core_max = 6;
- a_core_min = 242;
- a_core_max = 163;
- }
- else if (f_vco > 13900e6 && f_vco <= 15000e6) {
- vco_core = 7;
- f_coremin = 13900e6;
- f_coremax = 15000e6;
- c_core_min = 175;
- c_core_max = 19;
- a_core_min = 323;
- a_core_max = 244;
- };
- vco_cap_ctrl_strt = round(c_core_min - (c_core_min - c_core_max) * (f_vco - f_coremin) / (f_coremax - f_coremin));
- vco_daciset_strt = round(a_core_min + (a_core_min - a_core_max) * (f_vco - f_coremin) / (f_coremax - f_coremin));
-
- if (f_vco >=11900e6 && f_vco <=12100e6) {
- vco_daciset_strt = 300;
- vco_core = 4;
- vco_cap_ctrl_strt = 1;
- }
- printf("VCO_CORE = %d\n", vco_core);
- printf("VCO_CAP_CTRL_STR = %d\n", vco_cap_ctrl_strt);
- printf("VCO_DACISET_STR = %d\n", vco_daciset_strt);
- // Calibration assist
- //Set the VCO_CORE
- lmx2594regs[112 - VCO_SEL] = lmx2594regs[112 - VCO_SEL] & (~BITM_LMX2594_R20_VCO_SEL);
- lmx2594regs[112 - VCO_SEL] = lmx2594regs[112 - VCO_SEL] | (vco_core << BITP_LMX2594_R20_VCO_SEL);
- // Set the VCO_CAP_CTRL_START
- lmx2594regs[112 - CAP_CTRL_START] = lmx2594regs[112 - CAP_CTRL_START] & (~BITM_LMX2594_R78_VCO_CAP_CTRL_START);
- lmx2594regs[112 - CAP_CTRL_START] = lmx2594regs[112 - CAP_CTRL_START] | (vco_cap_ctrl_strt << BITP_LMX2594_R78_VCO_CAP_CTRL_START);
- // Set the VCO_DACISET
- lmx2594regs[112 - VCO_DACISET] = lmx2594regs[112 - VCO_DACISET] & (~BITM_LMX2594_R17_VCO_DACISET);
- lmx2594regs[112 - VCO_DACISET] = lmx2594regs[112 - VCO_DACISET] | (vco_daciset_strt << BITP_LMX2594_R17_VCO_DACISET);
- // Set the PFD_DLY_SEL to appropriate value
- if (freq <= 12500e6) {
- lmx2594regs[112-PFD_DLY_SEL] = lmx2594regs[112-PFD_DLY_SEL] & (~BITM_LMX2594_R37_PFD_DLY_SEL);
- lmx2594regs[112-PFD_DLY_SEL] = lmx2594regs[112-PFD_DLY_SEL] | (0x1 << BITP_LMX2594_R37_PFD_DLY_SEL);
- printf("PFD_DLY_SEL = %d\n", 1);
- }
- else if (freq > 12500e6) {
- lmx2594regs[112-PFD_DLY_SEL] = lmx2594regs[112-PFD_DLY_SEL] & (~BITM_LMX2594_R37_PFD_DLY_SEL);
- lmx2594regs[112-PFD_DLY_SEL] = lmx2594regs[112-PFD_DLY_SEL] | (0x2 << BITP_LMX2594_R37_PFD_DLY_SEL);
- printf("PFD_DLY_SEL = %d\n", 2);
- }
- // Set the N value
- lmx2594regs[112 - PLL_N_S] = lmx2594regs[112 - PLL_N_S] & (~0xFFFF);
- lmx2594regs[112 - PLL_N_S] = lmx2594regs[112 - PLL_N_S] | (N_div >> 16);
- // Clear the lower 16 bits of the register
- lmx2594regs[112 - PLL_N_M] = lmx2594regs[112 - PLL_N_M] & (~0xFFFF);
- lmx2594regs[112 - PLL_N_M] = lmx2594regs[112 - PLL_N_M] | (N_div & 0xFFFF);
- // Program the CHDIV value
- lmx2594regs[112 - CHDIV] = lmx2594regs[112 - CHDIV] & (~BITM_LMX2594_R75_CHDIV);
- // Set the CHDIV value with the starting position BITP_LMX2594_R75_CHDIV
- lmx2594regs[112 - CHDIV] = lmx2594regs[112 - CHDIV] | (ch_div_reg << BITP_LMX2594_R75_CHDIV);
- // If the ch_div > 2 then set the SEG1_EN bit
- if (chan_div > 2) {
- lmx2594regs[112 - CHDIV_DIV2] = lmx2594regs[112 - CHDIV_DIV2] & (~BITM_LMX2594_R31_CHDIV_DIV2);
- lmx2594regs[112 - CHDIV_DIV2] = lmx2594regs[112 - CHDIV_DIV2] | (ENUM_LMX2594_R31_CHDIV_DIV2_EN);
- }
- else {
- lmx2594regs[112-CHDIV_DIV2] = lmx2594regs[112 - CHDIV_DIV2] & (~BITM_LMX2594_R31_CHDIV_DIV2);
- }
- // Set the OUTA_MUX to channel divider R45[12:11]; 0 - Channel divider, 1 - VCO;
- lmx2594regs[112 - OUTA_MUX] = lmx2594regs[112 - OUTA_MUX] & (~BITM_LMX2594_R45_OUTA_MUX);
- lmx2594regs[112 - OUTA_MUX] = lmx2594regs[112 - OUTA_MUX] | ENUM_LMX2594_R45_OUTA_MUX_CH_DIV;
- // Program the FCAL_EN bit
- lmx2594regs[112 - FCAL_ADDR] = lmx2594regs[112 - FCAL_ADDR] & (~LMX2594_R0_FCAL_EN);
- lmx2594regs[112 - FCAL_ADDR] = lmx2594regs[112 - FCAL_ADDR] | (LMX2594_R0_FCAL_EN);
- uint32_t lmx_change_freq_regs []={
- lmx2594regs[112-CPG_REG] = (lmx2594regs[112-CPG_REG] & (~BITM_LMX2594_R14_CPG)) | ENUM_LMX2594_R14_CPG_TRISTATE,
- lmx2594regs[112 - VCO_SEL],
- lmx2594regs[112 - CAP_CTRL_START],
- lmx2594regs[112 - VCO_DACISET],
- lmx2594regs[112-PFD_DLY_SEL],
- lmx2594regs[112 - PLL_N_S],
- lmx2594regs[112 - PLL_N_M],
- lmx2594regs[112 - CHDIV],
- lmx2594regs[112 - CHDIV_DIV2],
- lmx2594regs[112 - OUTA_MUX],
- lmx2594regs[112-CPG_REG] = (lmx2594regs[112-CPG_REG] & (~BITM_LMX2594_R14_CPG)) | ENUM_LMX2594_R14_CPG_15ma,
- lmx2594regs[112 - FCAL_ADDR]
- };
- // Create a header for the LMX2594 with the appropriate number of words
- uint32_t LMX_HEADER = ((0 << 23) | (DeviceIdLmx2594 << 18) | ((sizeof(lmx_change_freq_regs) / 4) << 1) | 1);
- uint32_t *ptr = bar1 + LMX_BASE_ADDR;
- *ptr = LMX_HEADER;
- // Send the data
- for (int i = 0; i < sizeof(lmx_change_freq_regs) / 4; i++) {
- uint32_t *data_ptr = bar1 + LMX_BASE_ADDR;
- *data_ptr = lmx_change_freq_regs[i];
- }
- char filename[100];
- sprintf(filename, "%f.txt", freq);
- FILE * f = fopen(filename, "w");
- for (int i = 0; i < sizeof(lmx2594regs) / 4; i++) {
- fprintf(f, "0x%08X\n", lmx2594regs[i]);
- }
- fclose(f);
- return 0;
- }
- double lmx_lower_bond_set (double freq, double f_pd) {
- double f_max2870 = 4e9;
- double lmx_req_freq = f_max2870-freq; // 4 GHz - freq
- return lmx_req_freq;
- }
- int lmx_freq_set(void *bar1, double freq,double f_pd) {
- // double f_pd = 175e6;
- double N_div = 0;
- if (freq < 10e6 || freq > 15e9) {
- printf("Frequency range is 10 MHz to 15 GHz\n");
- return -1;
- }
- // if the frequency is in the main band - 7.5 GHz to 15 GHz
- if (freq >= 7.5e9 && freq <= 15e9) {
- // lmx_freq_set_main_band(bar1, freq, f_pd);
- lmx_freq_set_main_band_int_mode(bar1, freq, f_pd);
- }
- else if (freq < 7.5e9) {
- // lmx_freq_set_out_of_band(bar1, freq, f_pd);
- lmx_freq_set_out_of_band_int_mode(bar1, freq, f_pd);
- }
- // Switch the keys
- key_switch(bar1, freq,lmx_freq);
- return 0;
- }
- uint32_t lmx_ld_status(void *bar1) {
- uint32_t *read_ptr = (uint32_t *)(bar1 + LMX_LD_STATUS_ADDR);
- uint32_t read_value = *read_ptr;
- return read_value;
- }
|