AxiSlave.sv 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504
  1. /* AXI FULL SLAVE */
  2. module AxiSlave #(
  3. parameter AXI_DATA_WIDTH = 64
  4. )
  5. (
  6. AxiMMBus Bus,
  7. /* Read Data From RegMap of FIFO's */
  8. input wire [AXI_DATA_WIDTH-1:0] RdData_i,
  9. /* Validity Data and Address for the RegMap or FIFO's */
  10. output reg Val_o,
  11. output reg ValToRdFifo_o,
  12. output wire [AXI_DATA_WIDTH-1:0] Data_o,
  13. output wire [AXI_DATA_WIDTH-1:0] RdAddr_o,
  14. output reg [AXI_DATA_WIDTH-1:0] Addr_o
  15. );
  16. //***********************************************
  17. // REG/WIRE
  18. //***********************************************
  19. /* Write State Machine */
  20. typedef enum logic [2:0] {
  21. WRITE_IDLE,
  22. WRITE_DATA,
  23. WRESP
  24. } WriteState_t;
  25. /* Read State Machine */
  26. typedef enum logic [2:0] {
  27. READ_IDLE,
  28. READ_DATA,
  29. RRESP
  30. } ReadState_t;
  31. WriteState_t currWriteState, nextWriteState;
  32. ReadState_t currReadState, nextReadState;
  33. /* Write Regs */
  34. reg [AXI_DATA_WIDTH-1:0] writeDataReg;
  35. reg [AXI_DATA_WIDTH-1:0] writeAddrReg;
  36. reg [AXI_DATA_WIDTH/8-1:0] writeStrbReg;
  37. reg [7:0] awLenReg;
  38. reg [2:0] awSizeReg;
  39. reg [1:0] awBurstReg;
  40. /* Read Regs */
  41. reg [AXI_DATA_WIDTH-1:0] readDataReg;
  42. reg [AXI_DATA_WIDTH-1:0] readAddrReg;
  43. reg [AXI_DATA_WIDTH/8-1:0] readStrbReg;
  44. reg [7:0] arLenReg;
  45. reg [2:0] arSizeReg;
  46. reg [1:0] arBurstReg;
  47. /* Read Burst Count */
  48. reg [7:0] readBurstCountReg;
  49. reg [AXI_DATA_WIDTH-1:0] s_axi_rvalid;
  50. //***********************************************
  51. // ASSIGNMENTS
  52. //***********************************************
  53. assign Data_o = writeDataReg;
  54. assign RdAddr_o = readAddrReg;
  55. assign s_axi_rdata_o = RdData_i;
  56. //***********************************************
  57. // CODING
  58. //***********************************************
  59. always_ff @(posedge Bus.s_axi_aclk_i) begin
  60. if (!Bus.s_axi_aresetn_i) begin
  61. currWriteState <= WRITE_IDLE;
  62. end
  63. else begin
  64. currWriteState <= nextWriteState;
  65. end
  66. end
  67. always_ff @(posedge Bus.s_axi_aclk_i) begin
  68. if (!Bus.s_axi_aresetn_i) begin
  69. currReadState <= READ_IDLE;
  70. end
  71. else begin
  72. currReadState <= nextReadState;
  73. end
  74. end
  75. /* Write Data Reg */
  76. always_ff @(posedge Bus.s_axi_aclk_i) begin
  77. if (!Bus.s_axi_aresetn_i) begin
  78. writeDataReg <= 0;
  79. end
  80. else begin
  81. if (Bus.s_axi_wvalid_i && Bus.s_axi_wready_o) begin
  82. writeDataReg <= Bus.s_axi_wdata_i;
  83. end
  84. end
  85. end
  86. /* Val_o */
  87. always_ff @(posedge Bus.s_axi_aclk_i) begin
  88. if (!Bus.s_axi_aresetn_i) begin
  89. Val_o <= 0;
  90. end
  91. else begin
  92. if (Bus.s_axi_wvalid_i && Bus.s_axi_wready_o) begin
  93. Val_o <= 1;
  94. end
  95. else begin
  96. Val_o <= 0;
  97. end
  98. end
  99. end
  100. /* Addr_o */
  101. always_ff @(posedge Bus.s_axi_aclk_i) begin
  102. Addr_o <= writeAddrReg;
  103. end
  104. /* Write Strb Reg */
  105. always_ff @(posedge Bus.s_axi_aclk_i) begin
  106. if (!Bus.s_axi_aresetn_i) begin
  107. writeStrbReg <= 0;
  108. end
  109. else begin
  110. if (Bus.s_axi_wvalid_i && Bus.s_axi_wready_o) begin
  111. writeStrbReg <= Bus.s_axi_wstrb_i;
  112. end
  113. end
  114. end
  115. /* awLenReg, awSize,awBurst */
  116. always_ff @(posedge Bus.s_axi_aclk_i) begin
  117. if (!Bus.s_axi_aresetn_i) begin
  118. awLenReg <= 0;
  119. awSizeReg <= 0;
  120. awBurstReg <= 0;
  121. end
  122. else begin
  123. if (Bus.s_axi_awvalid_i && Bus.s_axi_wready_o) begin
  124. awLenReg <= Bus.s_axi_awlen_i;
  125. awSizeReg <= Bus.s_axi_awsize_i;
  126. awBurstReg <= Bus.s_axi_awburst_i;
  127. end
  128. end
  129. end
  130. /* Bvalid */
  131. always_ff @(posedge Bus.s_axi_aclk_i) begin
  132. if (!Bus.s_axi_aresetn_i) begin
  133. Bus.s_axi_bvalid_o <= 1'b0;
  134. end
  135. else begin
  136. case(nextWriteState)
  137. WRESP: begin
  138. if (Bus.s_axi_bready_i) begin
  139. Bus.s_axi_bvalid_o <= 1'b1;
  140. end
  141. else begin
  142. Bus.s_axi_bvalid_o <= 1'b0;
  143. end
  144. end
  145. default: begin
  146. Bus.s_axi_bvalid_o <= 1'b0;
  147. end
  148. endcase
  149. end
  150. end
  151. /* Address Calculation */
  152. always_ff @(posedge Bus.s_axi_aclk_i) begin
  153. if (!Bus.s_axi_aresetn_i) begin
  154. writeAddrReg <= 0;
  155. end
  156. else begin
  157. case (currWriteState)
  158. WRITE_IDLE: begin
  159. if (Bus.s_axi_awvalid_i && Bus.s_axi_awready_o) begin
  160. writeAddrReg <= Bus.s_axi_awaddr_i;
  161. end
  162. end
  163. WRITE_DATA : begin
  164. /* if need to increment the address */
  165. if (awBurstReg == 2'b01) begin
  166. if (Bus.s_axi_wvalid_i && Bus.s_axi_wready_o) begin
  167. writeAddrReg <= writeAddrReg + AXI_DATA_WIDTH/8;
  168. end
  169. end
  170. else begin
  171. writeAddrReg <= writeAddrReg;
  172. end
  173. end
  174. default: begin
  175. writeAddrReg <= writeAddrReg;
  176. end
  177. endcase
  178. end
  179. end
  180. always_ff @(posedge Bus.s_axi_aclk_i) begin
  181. if (!Bus.s_axi_aresetn_i) begin
  182. Bus.s_axi_awready_o <= 1'b0;
  183. end
  184. else begin
  185. case (nextWriteState)
  186. WRITE_IDLE: begin
  187. Bus.s_axi_awready_o <= 1'b1;
  188. end
  189. WRITE_DATA: begin
  190. Bus.s_axi_awready_o <= 1'b1;
  191. end
  192. WRESP: begin
  193. Bus.s_axi_awready_o <= 1'b0;
  194. end
  195. default: begin
  196. Bus.s_axi_awready_o <= 1'b0;
  197. end
  198. endcase
  199. end
  200. end
  201. always_ff @(posedge Bus.s_axi_aclk_i) begin
  202. if (!Bus.s_axi_aresetn_i) begin
  203. Bus.s_axi_wready_o <= 1'b0;
  204. end
  205. else begin
  206. case (nextWriteState)
  207. WRITE_IDLE: begin
  208. Bus.s_axi_wready_o <= 1'b1;
  209. end
  210. WRITE_DATA: begin
  211. Bus.s_axi_wready_o <= 1'b1;
  212. end
  213. WRESP: begin
  214. Bus.s_axi_wready_o <= 1'b0;
  215. end
  216. default: begin
  217. Bus.s_axi_wready_o <= 1'b0;
  218. end
  219. endcase
  220. end
  221. end
  222. /* Write State Machine */
  223. always_comb begin
  224. if (!Bus.s_axi_aresetn_i) begin
  225. nextWriteState = WRITE_IDLE;
  226. end
  227. else begin
  228. case (currWriteState)
  229. WRITE_IDLE: begin
  230. if (Bus.s_axi_awvalid_i) begin
  231. nextWriteState = WRITE_DATA;
  232. end
  233. else begin
  234. nextWriteState = WRITE_IDLE;
  235. end
  236. end
  237. WRITE_DATA: begin
  238. if (Bus.s_axi_wlast_i) begin
  239. nextWriteState = WRESP;
  240. end
  241. else begin
  242. nextWriteState = WRITE_DATA;
  243. end
  244. end
  245. WRESP: begin
  246. if (Bus.s_axi_bready_i) begin
  247. nextWriteState = WRITE_IDLE;
  248. end
  249. else begin
  250. nextWriteState = WRESP;
  251. end
  252. end
  253. default: begin
  254. nextWriteState = WRITE_IDLE;
  255. end
  256. endcase
  257. end
  258. end
  259. /* Bresp */
  260. always_ff @(posedge Bus.s_axi_aclk_i) begin
  261. if (!Bus.s_axi_aresetn_i) begin
  262. Bus.s_axi_bresp_o <= 2'b0;
  263. end
  264. else begin
  265. Bus.s_axi_bresp_o <= 2'b0;
  266. end
  267. end
  268. always_ff @(posedge Bus.s_axi_aclk_i) begin
  269. if (!Bus.s_axi_aresetn_i) begin
  270. Bus.s_axi_arready_o <= 1'b0;
  271. end
  272. else begin
  273. case (currReadState)
  274. READ_IDLE: begin
  275. Bus.s_axi_arready_o <= 1'b1;
  276. end
  277. READ_DATA: begin
  278. Bus.s_axi_arready_o <= 1'b1;
  279. end
  280. default: begin
  281. Bus.s_axi_arready_o <= 1'b0;
  282. end
  283. endcase
  284. end
  285. end
  286. /* RRESP */
  287. always_ff @(posedge Bus.s_axi_aclk_i) begin
  288. if (!Bus.s_axi_aresetn_i) begin
  289. Bus.s_axi_rresp_o <= 2'b0;
  290. end
  291. else begin
  292. Bus.s_axi_rresp_o <= 2'b0;
  293. end
  294. end
  295. /* Read Address Reg */
  296. always_ff @(posedge Bus.s_axi_aclk_i) begin
  297. if (!Bus.s_axi_aresetn_i) begin
  298. readAddrReg <= 0;
  299. end
  300. else begin
  301. case (currReadState)
  302. READ_IDLE: begin
  303. if (Bus.s_axi_arvalid_i && Bus.s_axi_arready_o) begin
  304. readAddrReg <= Bus.s_axi_araddr_i;
  305. end
  306. end
  307. READ_DATA : begin
  308. /* if need to increment the address */
  309. if (arBurstReg == 2'b01) begin
  310. if (Bus.s_axi_rvalid_o && Bus.s_axi_rready_i) begin
  311. readAddrReg <= readAddrReg + AXI_DATA_WIDTH/8;
  312. end
  313. end
  314. else begin
  315. readAddrReg <= readAddrReg;
  316. end
  317. end
  318. default: begin
  319. readAddrReg <= readAddrReg;
  320. end
  321. endcase
  322. end
  323. end
  324. /* arLenReg, arSize, arBurst */
  325. always_ff @(posedge Bus.s_axi_aclk_i) begin
  326. if (!Bus.s_axi_aresetn_i) begin
  327. arLenReg <= 0;
  328. arSizeReg <= 0;
  329. arBurstReg <= 0;
  330. end
  331. else begin
  332. if (Bus.s_axi_arvalid_i && Bus.s_axi_arready_o) begin
  333. arLenReg <= Bus.s_axi_arlen_i;
  334. arSizeReg <= Bus.s_axi_arsize_i;
  335. arBurstReg <= Bus.s_axi_arburst_i;
  336. end
  337. end
  338. end
  339. /* Read Burst Count */
  340. always_ff @(posedge Bus.s_axi_aclk_i) begin
  341. if (!Bus.s_axi_aresetn_i) begin
  342. readBurstCountReg <= 0;
  343. end
  344. else begin
  345. case (currReadState)
  346. READ_IDLE: begin
  347. if (Bus.s_axi_arvalid_i && Bus.s_axi_arready_o) begin
  348. readBurstCountReg <= Bus.s_axi_arlen_i;
  349. end
  350. else begin
  351. readBurstCountReg <= 0;
  352. end
  353. end
  354. READ_DATA : begin
  355. if (Bus.s_axi_rvalid_o && Bus.s_axi_rready_i) begin
  356. readBurstCountReg <= readBurstCountReg - 1;
  357. end
  358. end
  359. default: begin
  360. readBurstCountReg <= readBurstCountReg;
  361. end
  362. endcase
  363. end
  364. end
  365. /* Rvalid */
  366. always_ff @(posedge Bus.s_axi_aclk_i) begin
  367. if (!Bus.s_axi_aresetn_i) begin
  368. Bus.s_axi_rvalid_o <= 1'b0;
  369. end
  370. else begin
  371. case (currReadState)
  372. READ_IDLE: begin
  373. if (Bus.s_axi_arvalid_i && Bus.s_axi_arready_o) begin
  374. Bus.s_axi_rvalid_o <= 1'b1;
  375. end
  376. else begin
  377. Bus.s_axi_rvalid_o <= 1'b0;
  378. end
  379. end
  380. READ_DATA: begin
  381. if (readBurstCountReg == 0 ) begin
  382. if (Bus.s_axi_rready_i) begin
  383. Bus.s_axi_rvalid_o <= 1'b0;
  384. end
  385. else begin
  386. Bus.s_axi_rvalid_o <= 1'b1;
  387. end
  388. end
  389. else begin
  390. Bus.s_axi_rvalid_o <= 1'b1;
  391. end
  392. end
  393. default: begin
  394. Bus.s_axi_rvalid_o <= 1'b0;
  395. end
  396. endcase
  397. end
  398. end
  399. /* ValToRdFifo_o */
  400. always_comb begin
  401. if (!Bus.s_axi_aresetn_i) begin
  402. ValToRdFifo_o = 0;
  403. end
  404. else begin
  405. case (currReadState)
  406. READ_DATA : begin
  407. if (readBurstCountReg && Bus.s_axi_rready_i ) begin
  408. ValToRdFifo_o = 1;
  409. end
  410. else begin
  411. ValToRdFifo_o = 0;
  412. end
  413. end
  414. default: begin
  415. ValToRdFifo_o = 0;
  416. end
  417. endcase
  418. end
  419. end
  420. /* Rlast */
  421. always_comb begin
  422. if (!Bus.s_axi_aresetn_i) begin
  423. Bus.s_axi_rlast_o = 1'b0;
  424. end
  425. else begin
  426. case (currReadState)
  427. READ_IDLE: begin
  428. Bus.s_axi_rlast_o = 1'b0;
  429. end
  430. READ_DATA: begin
  431. if (readBurstCountReg == 0) begin
  432. Bus.s_axi_rlast_o = 1'b1;
  433. end
  434. else begin
  435. Bus.s_axi_rlast_o = 1'b0;
  436. end
  437. end
  438. default: begin
  439. Bus.s_axi_rlast_o = 1'b0;
  440. end
  441. endcase
  442. end
  443. end
  444. /* Read State Machine */
  445. always_comb begin
  446. if (!Bus.s_axi_aresetn_i) begin
  447. nextReadState = READ_IDLE;
  448. end
  449. else begin
  450. case (currReadState)
  451. READ_IDLE: begin
  452. if (Bus.s_axi_arvalid_i) begin
  453. nextReadState = READ_DATA;
  454. end
  455. else begin
  456. nextReadState = READ_IDLE;
  457. end
  458. end
  459. READ_DATA: begin
  460. if (Bus.s_axi_rlast_o && Bus.s_axi_rready_i) begin
  461. nextReadState = READ_IDLE;
  462. end
  463. else begin
  464. nextReadState = READ_DATA;
  465. end
  466. end
  467. default: begin
  468. nextReadState = READ_IDLE;
  469. end
  470. endcase
  471. end
  472. end
  473. endmodule